首頁>74ALVCH16646>規(guī)格書詳情
74ALVCH16646集成電路(IC)緩沖器驅(qū)動器接收器收發(fā)器規(guī)格書PDF中文資料
廠商型號 |
74ALVCH16646 |
參數(shù)屬性 | 74ALVCH16646 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC) > 緩沖器,驅(qū)動器,接收器,收發(fā)器;產(chǎn)品描述:IC TXRX NON-INVERT 3.6V 56TSSOP |
功能描述 | 16-bit bus transceiver/register; 3-state |
文件大小 |
250.76 Kbytes |
頁面數(shù)量 |
17 頁 |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導(dǎo)體(中國)有限公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2024-11-5 19:02:00 |
相關(guān)芯片規(guī)格書
更多74ALVCH16646規(guī)格書詳情
1. General description
The 74ALVCH16646 consists of 16 non-inverting bus transceiver circuits with 3-state outputs,
D-type flip-flops and control circuitry arranged for multiplexed transmission of data directly from
the internal registers. Data on the ‘A’ or ‘B’ bus will be clocked in the internal registers, as the
appropriate clock (nCPAB or nCPBA) goes to a HIGH logic level. Output enable (nOE) and
direction (nDIR) inputs are provided to control the transceiver function. In the transceiver mode,
data present at the high-impedance port may be stored in either the ‘A’ or ‘B’ register, or in both.
The select source inputs (nSAB and nSBA) can multiplex stored and real-time (transparent mode)
data. The direction (nDIR) input determines which bus will receive data when nOE is active (LOW).
In the isolation mode (nOE = HIGH), ‘A’ data may be stored in the ‘B’ register and/or ‘B’ data may
be stored in the ‘A’ register.
When an output function is disabled, the input function is still enabled and may be used to store
and transmit data. Only one of the two buses, ‘A’ or ‘B’ may be driven at a time.
To ensure the high impedance state during power up or power down, nOE should be tied to VCC
through a pullup resistor; the minimum value of the resistor is determined by the current-sinking/
current-sourcing capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
2. Features and benefits
? Wide supply voltage range of 2.3 V to 3.6 V
? CMOS low power consumption
? Direct interface with TTL levels
? Current drive ±24 mA at VCC = 3.0 V.
? MULTIBYTE flow-through standard pin-out architecture
? Low inductance multiple VCC and GND pins for minimize noise and ground bounce
? All data inputs have bushold
? Output drive capability 50 Ω transmission lines at 85 °C
? Complies with JEDEC standards:
? JESD8-5 (2.3 V to 2.7 V)
? JESD8B/JESD36 (2.7 V to 3.6 V)
? ESD protection:
? HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V
? CDM JESD22-C101E exceeds 1000 V
74ALVCH16646屬于集成電路(IC) > 緩沖器,驅(qū)動器,接收器,收發(fā)器。安世半導(dǎo)體(中國)有限公司制造生產(chǎn)的74ALVCH16646緩沖器,驅(qū)動器,接收器,收發(fā)器邏輯緩沖器、驅(qū)動器、接收器和收發(fā)器允許隔離對某個電路的邏輯信號的訪問,以用于另一電路。緩沖器將其輸入信號(不變或反相)傳遞到其輸出,并可能用于清除弱信號或驅(qū)動負(fù)載。在布爾邏輯仿真器中,緩沖器主要用于增加傳播延遲。邏輯接收器和收發(fā)器允許在數(shù)據(jù)總線之間進(jìn)行隔離通信。
產(chǎn)品屬性
更多- 產(chǎn)品編號:
74ALVCH16646DGG,11
- 制造商:
Nexperia USA Inc.
- 類別:
集成電路(IC) > 緩沖器,驅(qū)動器,接收器,收發(fā)器
- 系列:
74ALVCH
- 包裝:
管件
- 邏輯類型:
收發(fā)器,非反相
- 每個元件位數(shù):
8
- 輸出類型:
三態(tài)
- 電流 - 輸出高、低:
24mA,24mA
- 電壓 - 供電:
2.3V ~ 2.7V,3V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
56-TFSOP(0.240",6.10mm 寬)
- 供應(yīng)商器件封裝:
56-TSSOP
- 描述:
IC TXRX NON-INVERT 3.6V 56TSSOP
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NXP/恩智浦 |
21+ |
DHVQFN-20 |
8080 |
公司只做原裝,誠信經(jīng)營 |
詢價 | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
NXP/恩智浦 |
21+ |
DHVQFN-20 |
8800 |
公司只做原裝正品 |
詢價 | ||
TI&BB? |
22+ |
TSSOP56? |
5000 |
全新原裝現(xiàn)貨特價.. |
詢價 | ||
PHI |
TSSOP56 |
68500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
Nexperia(安世) |
22+ |
TSSOP-56 |
9852 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價 | ||
NXP/恩智浦 |
24+ |
DHVQFN-20 |
10000 |
十年沉淀唯有原裝 |
詢價 | ||
TexasInstruments |
18+ |
ICBUSTRANSCVR16BIT56SSOP |
6580 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
詢價 | ||
PHILIPS |
23+ |
TSSOP |
12300 |
詢價 | |||
IDT |
22+ |
TSOP56 |
3629 |
原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電! |
詢價 |