首頁>74ALVCH16600DGG>規(guī)格書詳情

74ALVCH16600DGG集成電路(IC)的通用總線功能規(guī)格書PDF中文資料

74ALVCH16600DGG
廠商型號

74ALVCH16600DGG

參數屬性

74ALVCH16600DGG 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的通用總線功能;產品描述:IC UNIV BUS TXRX 18BIT 56TSSOP

功能描述

18-bit universal bus transceiver; 3-state

文件大小

210.57 Kbytes

頁面數量

17

生產廠商 Nexperia B.V. All rights reserved
企業(yè)簡稱

NEXPERIA安世

中文名稱

安世半導體(中國)有限公司官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-4 8:40:00

74ALVCH16600DGG規(guī)格書詳情

1 General description

The 74ALVCH16600 is an 18-bit universal transceiver featuring non-inverting 3-state

bus compatible outputs in both send and receive directions. Data flow in each direction

is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA),

and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the

transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if

CPAB is held at a HIGH or LOW logic level. If LEAB is LOW, the A-bus data is stored in

the flip-flop on the HIGH-to-LOW transition of CPAB. When OEAB is LOW, the outputs

are active. When OEAB is HIGH, the outputs are in the high-impedance state. The HIGH

clock can be controlled with the clock-enable inputs (CEBA and CEAB).

Data flow for B-to-A is similar to that of A-to-B, but uses OEBA, LEBA and CPBA.

To ensure the high impedance state during power up or power down, OEBA and OEAB

should be tied to VCC through a pullup resistor; the minimum value of the resistor is

determined by the current-sinking/current-sourcing capability of the driver.

Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic

level.

2 Features and benefits

? CMOS low power consumption

? MultiByte flow-through standard pin-out architecture

? Low inductance multiple VCC and GND pins for minimum noise and ground bounce

? Direct interface with TTL levels (2.7 V to 3.6 V)

? Bus hold on data inputs

? Output drive capability 50 Ω transmission lines at 85 °C

? Current drive ±24 mA at 3.0 V

? Complies with JEDEC standards:

– JESD8-5 (2.3 V to 2.7 V)

– JESD8B/JESD36 (2.7 V to 3.6 V)

? ESD protection:

– HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V

– CDM JESD22-C101E exceeds 1000 V

產品屬性

  • 產品編號:

    74ALVCH16600DGG

  • 制造商:

    NXP USA Inc.

  • 類別:

    集成電路(IC) > 通用總線功能

  • 系列:

    74ALVCH

  • 包裝:

    管件

  • 邏輯類型:

    通用總線收發(fā)器

  • 電路數:

    18 位

  • 電流 - 輸出高、低:

    24mA,24mA

  • 電壓 - 供電:

    2.3V ~ 3.6V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    56-TFSOP(0.240",6.10mm 寬)

  • 供應商器件封裝:

    56-TSSOP

  • 描述:

    IC UNIV BUS TXRX 18BIT 56TSSOP

供應商 型號 品牌 批號 封裝 庫存 備注 價格
Nexperia(安世)
2021+
TSSOP-56
499
詢價
Nexperia
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國著名電子元器件獨立分銷
詢價
NXP(恩智浦)
23+
1476
原裝現貨,免費供樣,技術支持,原廠對接
詢價
Nexperia(安世)
23+
TSSOP566.1mm
7350
現貨供應,當天可交貨!免費送樣,原廠技術支持!!!
詢價
NXP/恩智浦
24+
SO-14
10000
十年沉淀唯有原裝
詢價
NXP/恩智浦
6000
詢價
NXP(恩智浦)
23+
6000
誠信服務,絕對原裝原盤
詢價
NXP/恩智浦
23+
SO-14
30000
原裝正品公司現貨,假一賠十!
詢價
Nexperia(安世)
22+
TSSOP-56
9852
只做原裝正品現貨,或訂貨假一賠十!
詢價
TI
21+
56TSSOP
13880
公司只售原裝,支持實單
詢價