首頁>XMC7200-E272K8384>規(guī)格書詳情

XMC7200-E272K8384中文資料英飛凌數(shù)據(jù)手冊PDF規(guī)格書

XMC7200-E272K8384
廠商型號

XMC7200-E272K8384

功能描述

XMC7000 microcontroller 32-bit Arm? Cortex?-M7 General description

文件大小

2.10998 Mbytes

頁面數(shù)量

189

生產(chǎn)廠商 Infineon Technologies AG
企業(yè)簡稱

Infineon英飛凌

中文名稱

英飛凌科技股份公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-22 23:00:00

XMC7200-E272K8384規(guī)格書詳情

Features

? CPU subsystem

- One or two 350-MHz 32-bit Arm? Cortex?-M7 CPUs, each with

? Single-cycle multiply

? Single/double-precision floating point unit (FPU)

? 16-KB data cache, 16-KB instruction cache

? Memory Protection Unit (MPU)

? 16-KB instruction and 16-KB data Tightly-Coupled Memories (TCM)

- 100-MHz 32-bit Arm? Cortex? M0+ CPU with

? Single-cycle multiply

? Memory Protection Unit

- Inter-processor communication in hardware

- Three DMA controllers

? Peripheral DMA controller #0 (P-DMA0, DW0) with 143 channels

? Peripheral DMA controller #1 (P-DMA1, DW1) with 65 channels

? Memory DMA controller (M-DMA0, DMAC0) with 8 channels

? Integrated memories

- 8384 KB of code-flash with an additional 256 KB of work-flash

? Read-While-Write (RWW) allows updating the code-flash/work-flash while executing from it

? Single- and dual-bank modes (specifically for Firmware update Over The Air [FOTA])

? Flash programming through SWD/JTAG interface

- 1024-KB of SRAM with selectable retention granularity

? Cryptography engine

- Supports Enhanced Secure Hardware Extension (eSHE) and Hardware Security Module (HSM)

- Secure boot and authentication

? Using digital signature verification

? Using fast secure boot

- AES: 128-bit blocks, 128-/192-/256-bit keys

- 3DES: 64-bit blocks, 64-bit key

- Vector unit supporting asymmetric key cryptography such as Rivest-Shamir-Adleman (RSA) and Elliptic Curve

(ECC)

- SHA-1/2/3: SHA-512, SHA-256, SHA-160 with variable length input data

- CRC: supports CCITT CRC16 and IEEE-802.3 CRC32

- True random number generator (TRNG) and pseudo random number generator (PRNG)

- Galois/Counter Mode (GCM)

? Safety for application

- Memory protection unit (MPU)

- Shared memory protection unit (SMPU)

- Peripheral protection unit (PPU)

- Watchdog timer (WDT)

- Multi-counter watchdog timer (MCWDT)

- Low-voltage detector (LVD)

- Brown-out detection (BOD)

- Overvoltage detection (OVD)

- Clock supervisor (CSV)

- Hardware error correction (SECDED ECC) on all safety-critical memories (SRAM, flash, TCM)

? Low-power 2.7-V to 5.5-V operation

- Low-power Active, Sleep, Low-power Sleep, DeepSleep, and Hibernate modes for fine-grained power

management

- Configurable options for robust BOD

? Two threshold levels (2.7 V and 3.0 V) for BOD on VDDD and VDDA

? One threshold level (1.1 V) for BOD on VCCD

? Wakeup

- Up to two pins to wake from Hibernate mode

- Up to 220 GPIO pins to wake from Sleep modes

- Event Generator, SCB, Watchdog Timer, RTC alarms to wake from DeepSleep modes

? Clocks

- Internal Main Oscillator (IMO)

- Internal Low-Speed Oscillator (ILO)

- External Crystal Oscillator (ECO)

- Watch Crystal Oscillator (WCO)

- Phase-Locked Loop (PLL)

- Frequency-Locked Loop (FLL)

? Communication interfaces

- Up to 10 CAN FD channels

? Increased data rate (up to 8 Mbps) compared to classic CAN, limited by physical layer topology and

transceivers

? Compliant to ISO 11898-1:2015

? Supports all the requirements of Bosch CAN FD Specification V1.0 for non-ISO CAN FD

? ISO 16845:2015 certificate available

- Up to 11 runtime-reconfigurable SCB (serial communication block) channels, each configurable as I2C, SPI,

or UART

- Up to two 10/100/1000 Mbps Ethernet MAC interfaces conforming to IEEE-802.3az

? Supports the following PHY interfaces:

Media-independent interface (MII)

Reduced media-independent interface (RMII)

Reduced gigabit media-independent interface (RGMII)

? Compliant with IEEE-802.1BA Audio Video Bridging (AVB)

? Compliant with IEEE-1588 Precision Time Protocol (PTP)

? External memory interface

- One SPI (Single, Dual, Quad, or Octal) or HYPERBUS? interface

- On-the-fly encryption and decryption

- Execute-In-Place (XIP) from external memory

? SDHC interface

- One Secure Digital High Capacity (SDHC) interface supporting embedded MultiMediaCard (eMMC), Secure

Digital (SD), or SDIO (Secure Digital Input Output)

? Compliant to eMMC 5.1, SD 6.0, and SDIO 4.10 specifications

- Data rates up to SD High Speed 50 MHz, or eMMC 52 MHz DDR

? Audio interface

- Three Inter-IC Sound (I2S) Interfaces for connecting digital audio devices

- I2S, left justified, or Time Division Multiplexed (TDM) audio formats

- Independent transmit or receive operation, each in master or slave mode

? Timers

- Up to 102 16-bit and 16 32-bit Timer/Counter Pulse-Width Modulator (TCPWM) blocks

? Up to 15 16-bit counters for motor control

? Up to 87 16-bit counters and 16 32-bit counters for regular operations

? Supports timer, capture, quadrature decoding, pulse-width modulation (PWM), PWM with dead time

(PWM_DT), pseudo-random PWM (PWM_PR), and shift-register (SR) modes

- Up to 16 Event Generation (EVTGEN) timers supporting cyclic wakeup from DeepSleep

? Events trigger a specific device operation (such as execution of an interrupt handler, a SAR ADC conversion,

and so on)

? Real time clock (RTC)

- Year/Month/Date, Day-of-week, Hour:Minute:Second fields

- 12- and 24-hour formats

- Automatic leap-year correction

? I/O

- Up to 220 Programmable I/Os

- Three I/O types

? GPIO Standard (GPIO_STD)

? GPIO Enhanced (GPIO_ENH)

? High-Speed I/O Standard (HSIO_STD)

? Regulators

- Generates a 1.1-V nominal core supply from a 2.7-V to 5.5-V input supply

- Three regulators:

? DeepSleep

? Core internal

? Core external

? Programmable analog

- Three SAR A/D converters with up to 99 external channels (96 I/Os + 3 I/Os for motor control)

? Each ADC supports 32 logical channels, with 32 + 1 physical connections. Any external channel can be

connected to any logical channel in the respective SAR.

- Each ADC supports 12-bit resolution and sampling rates of up to 1 Msps

- Each ADC also supports six internal analog inputs like

? Bandgap reference to establish absolute voltage levels

? Calibrated diode for junction temperature calculations

? Two AMUXBUS inputs and two direct connections to monitor supply levels

- Each ADC supports addressing of external multiplexers

- Each ADC has a sequencer supporting autonomous scanning of configured channels

- Synchronized sampling of all ADCs for motor-sense applications

? Smart I/O

- Up to five Smart I/O blocks, which can perform Boolean operations on signals going to and from I/Os

- Up to 36 I/Os (GPIO_STD) supported

? Debug interface

- JTAG controller and interface compliant to IEEE-1149.1-2001

- Arm? SWD (Serial Wire Debug) port

- Supports Arm? Embedded Trace Macrocell (ETM) Trace

? Data trace using SWD

? Instruction and data trace using JTAG

? Industry advanced development tools

- Infineon IDE ModusToolbox? software for code development and debugging

? Packages

- 176-TEQFP, 24 × 24 × 1.7 mm (max), 0.5-mm lead pitch

- 272-BGA, 16 × 16 × 1.7 mm (max), 0.8-mm ball pitch

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
Infineon(英飛凌)
23+
VQFN24
7350
現(xiàn)貨供應(yīng),當天可交貨!免費送樣,原廠技術(shù)支持!!!
詢價
Infineon(英飛凌)
23+
6000
誠信服務(wù),絕對原裝原盤
詢價
Infineon Technologies
QQ咨詢
-
5000
原裝正品/微控制器元件授權(quán)代理直銷!
詢價
Infineon
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
Infineon Technologies
20+
原裝
29860
Infineon微控制器MCU-可開原型號增稅票
詢價
英飛凌
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價
INFINEON
23+
PG-VQFN-24
8000
只做原裝現(xiàn)貨
詢價
Infineon(英飛凌)
2112+
PG-VQFN-24
115000
6000個/圓盤一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,
詢價
Infineon Technologies
24+
原裝
5000
原裝正品,提供BOM配單服務(wù)
詢價
24+
N/A
78000
一級代理-主營優(yōu)勢-實惠價格-不悔選擇
詢價