首頁>SN74LS374NE4>規(guī)格書詳情
SN74LS374NE4中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
SN74LS374NE4規(guī)格書詳情
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
產(chǎn)品屬性
- 型號:
SN74LS374NE4
- 功能描述:
觸發(fā)器 Octal D-Ty Edge Trig F-F W/3-State Otpt
- RoHS:
否
- 制造商:
Texas Instruments
- 電路數(shù)量:
2
- 邏輯系列:
SN74
- 邏輯類型:
D-Type Flip-Flop
- 極性:
Inverting, Non-Inverting
- 輸入類型:
CMOS
- 傳播延遲時間:
4.4 ns
- 高電平輸出電流:
- 16 mA
- 低電平輸出電流:
16 mA
- 電源電壓-最大:
5.5 V
- 最大工作溫度:
+ 85 C
- 安裝風格:
SMD/SMT
- 封裝/箱體:
X2SON-8
- 封裝:
Reel
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
23+ |
SOP |
2500 |
全新原裝假一賠十 |
詢價 | ||
TI/德州儀器 |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
TI |
24+ |
SO-20 |
6232 |
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強勢庫存! |
詢價 | ||
TI |
24+ |
SOP |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價 | ||
TI |
24+ |
SOP |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價 | ||
TI |
24+ |
SOP |
4897 |
絕對原裝!現(xiàn)貨熱賣! |
詢價 | ||
TI |
25+23+ |
SOP |
20391 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
TI |
24+ |
SOP5.2 |
6868 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
TI |
04+ |
SOP |
4 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價 | ||
TI |
23+ |
SO-20-5.2 |
7000 |
絕對全新原裝!100%保質(zhì)量特價!請放心訂購! |
詢價 |