首頁(yè)>HY57V561620CLT-P>規(guī)格書(shū)詳情

HY57V561620CLT-P中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

HY57V561620CLT-P
廠(chǎng)商型號(hào)

HY57V561620CLT-P

功能描述

4 Banks x 4M x 16Bit Synchronous DRAM

文件大小

217.72 Kbytes

頁(yè)面數(shù)量

12 頁(yè)

生產(chǎn)廠(chǎng)商 Hynix Semiconductor
企業(yè)簡(jiǎn)稱(chēng)

Hynix海力士

中文名稱(chēng)

海力士半導(dǎo)體官網(wǎng)

原廠(chǎng)標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

更新時(shí)間

2025-2-19 9:29:00

HY57V561620CLT-P規(guī)格書(shū)詳情

DESCRIPTION

The HY57V561620C is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V561620C is organized as 4banks of 4,194,304x16.

HY57V561620C is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.

Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)

FEATURES

? Single 3.3±0.3V power supply

? All device pins are compatible with LVTTL interface

? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin

pitch

? All inputs and outputs referenced to positive edge of system clock

? Data mask function by UDQM, LDQM

? Internal four banks operation

? Auto refresh and self refresh

? 8192 refresh cycles / 64ms

? Programmable Burst Length and Burst Type

- 1, 2, 4, 8 or Full page for Sequential Burst

- 1, 2, 4 or 8 for Interleave Burst

? Programmable CAS Latency ; 2, 3 Clocks

? Ambient Temperature: -40~85°C

產(chǎn)品屬性

  • 型號(hào):

    HY57V561620CLT-P

  • 制造商:

    HYNIX

  • 制造商全稱(chēng):

    Hynix Semiconductor

  • 功能描述:

    4 Banks x 4M x 16Bit Synchronous DRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
HYNIX/海力士
23+
TSOP
10000
原廠(chǎng)授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種
詢(xún)價(jià)
HYNIX/海力士
22+
TSOP
12245
現(xiàn)貨,原廠(chǎng)原裝假一罰十!
詢(xún)價(jià)
HY
23+
TSOP54
7635
全新原裝優(yōu)勢(shì)
詢(xún)價(jià)
HY
24+
SMD
20000
一級(jí)代理原裝現(xiàn)貨假一罰十
詢(xún)價(jià)
HY
23+24
TSOP
29650
原裝正品優(yōu)勢(shì)渠道價(jià)格合理.可開(kāi)13%增值稅發(fā)票
詢(xún)價(jià)
HYNIX
23+
TSOP-54
29403
原盒原標(biāo),正品現(xiàn)貨 誠(chéng)信經(jīng)營(yíng) 價(jià)格美麗 假一罰十
詢(xún)價(jià)
HYNIX/海力士
22+
TSSOP
9000
原裝正品
詢(xún)價(jià)
HY
638
原裝正品
詢(xún)價(jià)
HYNIX
2023+
TSSOP
5800
進(jìn)口原裝,現(xiàn)貨熱賣(mài)
詢(xún)價(jià)
HY
2023+
TSSOP
3000
進(jìn)口原裝現(xiàn)貨
詢(xún)價(jià)