首頁>EP2S30F672I4N>規(guī)格書詳情
EP2S30F672I4N中文資料阿爾特?cái)?shù)據(jù)手冊(cè)PDF規(guī)格書
EP2S30F672I4N規(guī)格書詳情
Introduction
Following the immensely successful first-generation Cyclone? device family, Altera? Cyclone II FPGAs extend the low-cost FPGA density range to 68,416 logic elements (LEs) and provide up to 622 usable I/O pins and up to 1.1 Mbits of embedded memory. Cyclone II FPGAs are manufactured on 300-mm wafers using TSMCs 90-nm low-k dielectric process to ensure rapid availability and low cost.
Features The Cyclone II device family offers the following features:
■ High-density architecture with 4,608 to 68,416 LEs
● M4K embedded memory blocks
● Up to 1.1 Mbits of RAM available without reducing available logic
● 4,096 memory bits per block (4,608 bits per block including 512 parity bits)
● Variable port configurations of ×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, and ×36
● True dual-port (one read and one write, two reads, or two writes) operation for ×1, ×2, ×4, ×8, ×9, ×16, and ×18 modes
● Byte enables for data input masking during writes
● Up to 260-MHz operation
■ Embedded multipliers
● Up to 150 18- × 18-bit multipliers are each configurable as two independent 9- × 9-bit multipliers with up to 250-MHz performance
● Optional input and output registers
■ Advanced I/O support
● High-speed differential I/O standard support, including LVDS, RSDS, mini-LVDS, LVPECL, differential HSTL, and differential SSTL
● Single-ended I/O standard support, including 2.5-V and 1.8-V, SSTL class I and II, 1.8-V and 1.5-V HSTL class I and II, 3.3-V PCI and PCI-X 1.0, 3.3-, 2.5-, 1.8-, and 1.5-V LVCMOS, and 3.3-, 2.5-, and 1.8-V LVTTL
● Peripheral Component Interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 3.0 compliance for 3.3-V operation at 33 or 66 MHz for 32- or 64-bit interfaces
● PCI Express with an external TI PHY and an Altera PCI Express ×1 Megacore? function
● 133-MHz PCI-X 1.0 specification compatibility
● High-speed external memory support, including DDR, DDR2, and SDR SDRAM, and QDRII SRAM supported by drop in Altera IP MegaCore functions for ease of use
● Three dedicated registers per I/O element (IOE): one input register, one output register, and one output-enable register
● Programmable bus-hold feature
● Programmable output drive strength feature
● Programmable delays from the pin to the IOE or logic array
● I/O bank grouping for unique VCCIO and/or VREF bank settings
● MultiVolt? I/O standard support for 1.5-, 1.8-, 2.5-, and 3.3-interfaces
● Hot-socketing operation support
● Tri-state with weak pull-up on I/O pins before and during configuration
● Programmable open-drain outputs
● Series on-chip termination support
(Continue ...)
產(chǎn)品屬性
- 型號(hào):
EP2S30F672I4N
- 功能描述:
FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix II 1694 LABs 500 IOs
- RoHS:
否
- 制造商:
Altera Corporation
- 系列:
Cyclone V E
- 邏輯塊數(shù)量:
943 內(nèi)嵌式塊RAM -
- EBR:
1956 kbit
- 輸入/輸出端數(shù)量:
128
- 最大工作頻率:
800 MHz
- 工作電源電壓:
1.1 V
- 最大工作溫度:
+ 70 C
- 安裝風(fēng)格:
SMD/SMT
- 封裝/箱體:
FBGA-256
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ALTERA |
23+ |
BGA |
5000 |
原裝正品公司現(xiàn)貨 |
詢價(jià) | ||
ALTERA |
2020+ |
FBGA672 |
160 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價(jià) | ||
需加Q號(hào)因臨時(shí)會(huì)話接收不 |
23+ |
FPBGA672 |
20000 |
詢價(jià) | |||
ALTERA |
22+ |
BGA |
4120 |
原裝進(jìn)口現(xiàn)貨假一賠十 |
詢價(jià) | ||
ALTERA/阿爾特拉 |
23+ |
FBGA672 |
770 |
原廠直供,支持賬期,免費(fèi)供樣,技術(shù)支持 |
詢價(jià) | ||
ALTERA |
22+ |
BGA |
4120 |
鄭重承諾只做原裝進(jìn)口貨 |
詢價(jià) | ||
ALTERA/阿爾特拉 |
24+ |
BGA |
5000 |
原裝現(xiàn)貨 假一賠十 |
詢價(jià) | ||
Intel/Altera |
23+ |
BGA672 |
6000 |
誠信服務(wù),絕對(duì)原裝原盤 |
詢價(jià) | ||
ALTERA(阿爾特拉) |
2023+ |
N/A |
4550 |
全新原裝正品 |
詢價(jià) | ||
Intel FPGAs/Altera |
21+ |
484-FBGA |
3860 |
進(jìn)口原裝!長期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠信經(jīng)營 |
詢價(jià) |