首頁>EP2S30F672C3N>規(guī)格書詳情

EP2S30F672C3N集成電路(IC)的FPGA(現(xiàn)場可編程門陣列)規(guī)格書PDF中文資料

EP2S30F672C3N
廠商型號

EP2S30F672C3N

參數(shù)屬性

EP2S30F672C3N 封裝/外殼為672-BBGA;包裝為托盤;類別為集成電路(IC)的FPGA(現(xiàn)場可編程門陣列);產(chǎn)品描述:IC FPGA 500 I/O 672FBGA

功能描述

Cyclone II Device Handbook, Volume 1

文件大小

5.76472 Mbytes

頁面數(shù)量

470

生產(chǎn)廠商 Altera Corporation
企業(yè)簡稱

Altera阿爾特

中文名稱

阿爾特拉公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-4 8:53:00

EP2S30F672C3N規(guī)格書詳情

Introduction

Following the immensely successful first-generation Cyclone? device family, Altera? Cyclone II FPGAs extend the low-cost FPGA density range to 68,416 logic elements (LEs) and provide up to 622 usable I/O pins and up to 1.1 Mbits of embedded memory. Cyclone II FPGAs are manufactured on 300-mm wafers using TSMCs 90-nm low-k dielectric process to ensure rapid availability and low cost.

Features The Cyclone II device family offers the following features:

■ High-density architecture with 4,608 to 68,416 LEs

● M4K embedded memory blocks

● Up to 1.1 Mbits of RAM available without reducing available logic

● 4,096 memory bits per block (4,608 bits per block including 512 parity bits)

● Variable port configurations of ×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, and ×36

● True dual-port (one read and one write, two reads, or two writes) operation for ×1, ×2, ×4, ×8, ×9, ×16, and ×18 modes

● Byte enables for data input masking during writes

● Up to 260-MHz operation

■ Embedded multipliers

● Up to 150 18- × 18-bit multipliers are each configurable as two independent 9- × 9-bit multipliers with up to 250-MHz performance

● Optional input and output registers

■ Advanced I/O support

● High-speed differential I/O standard support, including LVDS, RSDS, mini-LVDS, LVPECL, differential HSTL, and differential SSTL

● Single-ended I/O standard support, including 2.5-V and 1.8-V, SSTL class I and II, 1.8-V and 1.5-V HSTL class I and II, 3.3-V PCI and PCI-X 1.0, 3.3-, 2.5-, 1.8-, and 1.5-V LVCMOS, and 3.3-, 2.5-, and 1.8-V LVTTL

● Peripheral Component Interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 3.0 compliance for 3.3-V operation at 33 or 66 MHz for 32- or 64-bit interfaces

● PCI Express with an external TI PHY and an Altera PCI Express ×1 Megacore? function

● 133-MHz PCI-X 1.0 specification compatibility

● High-speed external memory support, including DDR, DDR2, and SDR SDRAM, and QDRII SRAM supported by drop in Altera IP MegaCore functions for ease of use

● Three dedicated registers per I/O element (IOE): one input register, one output register, and one output-enable register

● Programmable bus-hold feature

● Programmable output drive strength feature

● Programmable delays from the pin to the IOE or logic array

● I/O bank grouping for unique VCCIO and/or VREF bank settings

● MultiVolt? I/O standard support for 1.5-, 1.8-, 2.5-, and 3.3-interfaces

● Hot-socketing operation support

● Tri-state with weak pull-up on I/O pins before and during configuration

● Programmable open-drain outputs

● Series on-chip termination support

(Continue ...)

產(chǎn)品屬性

  • 產(chǎn)品編號:

    EP2S30F672C3N

  • 制造商:

    Intel

  • 類別:

    集成電路(IC) > FPGA(現(xiàn)場可編程門陣列)

  • 系列:

    Stratix? II

  • 包裝:

    托盤

  • 電壓 - 供電:

    1.15V ~ 1.25V

  • 安裝類型:

    表面貼裝型

  • 工作溫度:

    0°C ~ 85°C(TJ)

  • 封裝/外殼:

    672-BBGA

  • 供應(yīng)商器件封裝:

    672-FBGA(27x27)

  • 描述:

    IC FPGA 500 I/O 672FBGA

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
ALTERA
2023+
BGA
3168
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價(jià)
ALTERA
最新批號
BGA
265
交期準(zhǔn)時(shí) 服務(wù)周到
詢價(jià)
22+
5000
詢價(jià)
Altera
23+
BGA
7000
詢價(jià)
ALTERA(阿爾特拉)
22+
NA
4000
原廠原裝現(xiàn)貨
詢價(jià)
ALTERA
24+
12
原裝現(xiàn)貨,可開13%稅票
詢價(jià)
INTEL(英特爾)
2021+
FBGA-672(27x27)
499
詢價(jià)
ALTERA
22+
BGA
560
支持任何機(jī)構(gòu)檢測 只做原裝正品
詢價(jià)
ALTERA/阿爾特拉
2223+
FBGA
26800
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)
詢價(jià)
ALTERA/阿爾特拉
23+
BGA
5000
一站式BOM配單
詢價(jià)