首頁(yè)>DSP56374PBSLASHD>規(guī)格書(shū)詳情
DSP56374PBSLASHD中文資料飛思卡爾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
DSP56374PBSLASHD |
功能描述 | a high-density CMOS device |
文件大小 |
1.12936 Mbytes |
頁(yè)面數(shù)量 |
64 頁(yè) |
生產(chǎn)廠商 | Freescale Semiconductor, Inc |
企業(yè)簡(jiǎn)稱(chēng) |
FREESCALE【飛思卡爾】 |
中文名稱(chēng) | 飛思卡爾半導(dǎo)體官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-29 19:14:00 |
人工找貨 | DSP56374PBSLASHD價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多DSP56374PBSLASHD規(guī)格書(shū)詳情
Overview
The DSP56374 is a high-density CMOS device with 3.3 V inputs and outputs.
The DSP56374 supports digital audio applications requiring sound field processing, acoustic equalization, and other digital audio algorithms. The DSP56374 uses the high performance, single-clock-per-cycle DSP56300 core family of programmable CMOS digital signal processors (DSPs) combined with the audio signal processing capability of the Freescale Semiconductor, Inc. Symphony? DSP family, as shown in Figure 1.
Features
2.1 DSP56300 Modular Chassis
? 150 Million Instructions Per Second (MIPS) witha 150 MHz clock at an internal logic supply (QVDDL) of 1.25 V
? Object Code Compatible with the 56K core
? Data ALU with a 24 x 24 bit multiplier-accumulator and a 56-bit barrel shifter;16 bit arithmetic support
? Program Control with position independent code support
? Six-channel DMA controller
? Provides a wide range of frequency multiplications (1 to 255), predivider factors (1 to 31), PLL feedback multiplier (2 or 4), Output divide factor (1, 2, or 4) and a power-saving clock divider (2i : i = 0 to 7) to reduce clock noise
? Internal address tracing support and OnCE for Hardware/Software debugging
? JTAG port, supporting boundary scan, compliant to IEEE 1149.1
? Very low-power CMOS design, fully static design with operating frequencies down to DC
? STOP and WAIT low-power standby modes
2.2 On-chip Memory Configuration
? 6Kx24 Bit Y-Data RAM and 4Kx24 Bit Y-Data ROM
? 6Kx24 Bit X-Data RAM and 4Kx24 Bit X-Data ROM
? 20Kx24 Bit Program and Bootstrap ROM including a PROM patching mechanism
? 6Kx24 Bit Program RAM.
? Various memory switches are available. See memory table below.
2.3 Peripheral Modules
? Enhanced Serial Audio Interface (ESAI): up to 4 receiver pins and up to 6 transmitter pins, master or slave. I2S, Sony, AC97, network, and other programmable protocols.
? Enhanced Serial Audio Interface I (ESAI_1): up to 4 receiver pins and up to 6 transmitter pins, master or slave. I2S, Sony, AC97, network and other programmable protocols. Note: Available in the 80-pin package only.
? Serial Host Interface (SHI): SPI and I2C protocols, 10-word receive FIFO, support for 8, 16, and
24-bit words. Three noise reduction filter modes.
? Triple Timer module (TEC)
? Most pins of unused peripherals may be programmed as GPIO pins. Up to 47 pins can be configured as GPIO on the 80 pin package and 20 pins on the 52 pin package.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MOT |
24+/25+ |
44 |
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu) |
詢(xún)價(jià) | |||
MOROTOLA |
23+ |
QFP |
3600 |
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)! |
詢(xún)價(jià) | ||
MOROTOLA |
2138+ |
QFP |
8960 |
專(zhuān)營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢(xún)價(jià) | ||
FREESCAL |
21+ |
BULK BGA |
2 |
原裝現(xiàn)貨假一賠十 |
詢(xún)價(jià) | ||
23+ |
NA |
1136 |
專(zhuān)做原裝正品,假一罰百! |
詢(xún)價(jià) | |||
FRS |
23+ |
65480 |
詢(xún)價(jià) | ||||
23+ |
NA |
19960 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
詢(xún)價(jià) | |||
1041+ |
30 |
原裝現(xiàn)貨海量庫(kù)存歡迎咨詢(xún) |
詢(xún)價(jià) | ||||
MOTOROLA |
24+ |
QFP |
156 |
詢(xún)價(jià) | |||
MOTOROLA |
0208- |
1 |
公司優(yōu)勢(shì)庫(kù)存 熱賣(mài)中! |
詢(xún)價(jià) |