首頁(yè)>DSP56374PB>規(guī)格書詳情

DSP56374PB中文資料摩托羅拉數(shù)據(jù)手冊(cè)PDF規(guī)格書

DSP56374PB
廠商型號(hào)

DSP56374PB

功能描述

high density CMOS device with 3.3 V inputs and outputs

文件大小

1.71302 Mbytes

頁(yè)面數(shù)量

128 頁(yè)

生產(chǎn)廠商 Motorola, Inc
企業(yè)簡(jiǎn)稱

Motorola摩托羅拉

中文名稱

加爾文制造公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-18 8:30:00

DSP56374PB規(guī)格書詳情

Overview

The DSP56374 is a high density CMOS device with 3.3 V inputs and outputs.

The DSP56374 supports digital audio applications requiring sound field processing, acoustic equalization, and other digital audio algorithms. The DSP56374 uses the high performance, single-clock-per-cycle DSP56300 core family of programmable CMOS digital signal processors (DSPs) combined with the audio signal processing capability of the Freescale Semiconductor, Inc. (formerly Motorola) Symphony? DSP family, as shown in Figure 1.

Features

1.1 DSP56300 Modular Chassis

? 150 Million Instructions Per Second (MIPS) with a 150 MHz clock at an internal logic supply (QVDDL) of 1.25 V.

? Object Code Compatible with the 56K core.

? Data ALU with a 24 x 24 bit multiplier-accumulator and a 56-bit barrel shifter;16 bit arithmatic support.

? Program Control with position independent code support.

? Six-channel DMA controller.

? Provides a wide range of frequency multiplications (1 to 255), predivider factors (1 to 31), PLL feedback multiplier (2 or 4), Output divide factor (1, 2 or 4) and a power-saving clock divider (2i: i = 0 to 7) to reduce clock noise

? Internal address tracing support and OnCE for Hardware/Software debugging.

? JTAG port, supporting boundary scan, compliant to IEEE 1149.1.

? Very low-power CMOS design, fully static design with operating frequencies down to DC.

? STOP and WAIT low-power standby modes.

1.2 On-chip Memory Configuration

? 6Kx24 Bit Y-Data RAM and 4Kx24 Bit Y-Data ROM.

? 6Kx24 Bit X-Data RAM and 4Kx24 Bit X-Data ROM.

? 20Kx24 Bit Program and Bootstrap ROM including a PROM patching mechanism.

? 6Kx24 Bit Program RAM.

? Various memory switches are available. See memory table below.

1.3 Peripheral modules

? Enhanced Serial Audio Interface (ESAI): up to 4 receiver pins and up to 6 transmitter pins, master or slave. I2S, Sony, AC97, network and other programmable protocols.

? Enhanced Serial Audio Interface I (ESAI_1): up to 4 receiver pins and up to 6 transmitter pins, master or slave. I2S, Sony, AC97, network and other programmable protocols. Note: Available in the 80 pin package only

? Serial Host Interface (SHI): SPI and I2C protocols, 10-word receive FIFO, support for 8, 16 and 24-bit words. Three noise reduction filter modes.

? Triple Timer module (TEC).

? Most pins of unused peripherals may be programmed as GPIO pins. Up to 47 pins can be configured as GPIO on the 80 pin package and 20 pins on the 52 pin package.

? Hardware Watchdog Timer

產(chǎn)品屬性

  • 型號(hào):

    DSP56374PB

  • 制造商:

    MOTOROLA

  • 制造商全稱:

    Motorola, Inc

  • 功能描述:

    high density CMOS device with 3.3 V inputs and outputs

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
MOTOROLA
24+
35200
一級(jí)代理/放心采購(gòu)
詢價(jià)
MOTOROLA/摩托羅拉
2023+
PLCC28
80000
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品
詢價(jià)
MOT
1995
44
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu)
詢價(jià)
23+
NA
1136
專做原裝正品,假一罰百!
詢價(jià)
FREESCAL
21+
BULK BGA
2
原裝現(xiàn)貨假一賠十
詢價(jià)
FRS
23+
65480
詢價(jià)
FREESCAL
23+
BGA81
19726
詢價(jià)
MOTOROLA
22+
BGA
2000
全新原裝品牌專營(yíng)
詢價(jià)
1041+
30
原裝現(xiàn)貨海量庫(kù)存歡迎咨詢
詢價(jià)
MOROTOLA
23+
QFP
3600
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)!
詢價(jià)