首頁(yè)>ADSP-2186LKST-160>規(guī)格書(shū)詳情
ADSP-2186LKST-160中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠(chǎng)商型號(hào) |
ADSP-2186LKST-160 |
功能描述 | DSP Microcomputer |
文件大小 |
256.839 Kbytes |
頁(yè)面數(shù)量 |
34 頁(yè) |
生產(chǎn)廠(chǎng)商 | Analog Devices |
企業(yè)簡(jiǎn)稱(chēng) |
AD【亞德諾】 |
中文名稱(chēng) | 亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-18 21:30:00 |
相關(guān)芯片規(guī)格書(shū)
更多- ADSP-2186LBST-133
- ADSP-2186LBST-160
- ADSP-2186L1111
- ADSP-2186LBCA-160
- ADSP-2186LBST-115
- ADSP-2186LKST-133
- ADSP-2186LBCA-160
- ADSP-2186LBST-133
- ADSP-2186L
- ADSP-2186LKST-115
- ADSP-2186L
- ADSP-2186LKST-115
- ADSP-2186LBST-115
- ADSP-2186LKST-133
- ADSP-2186LBST-160
- ADSP-2186KST-160
- ADSP-2186L_15
- ADSP-2186LKST-115
ADSP-2186LKST-160規(guī)格書(shū)詳情
GENERAL DESCRIPTION
The ADSP-218xL series consists of four single chip microcomputers optimized for digital signal processing applications. The functional block diagram for the ADSP-218xL series members appears in Figure 1 on Page 1. All series members are pin-compatible and are differentiated solely by the amount of on-chip SRAM. This feature, combined with ADSP-21xx code compatibility, provides a great deal of flexibility in the design decision. Specific family members are shown in Table 1.
PERFORMANCE FEATURES
Up to 19 ns instruction cycle time, 52 MIPS sustained performance
Single-cycle instruction execution
Single-cycle context switch
3-bus architecture allows dual operand fetches in every instruction cycle
Multifunction instructions
Power-down mode featuring low CMOS standby power dissipation with 400 CLKIN cycle recovery from power-down condition
Low power dissipation in idle mode
INTEGRATION FEATURES
ADSP-2100 family code compatible (easy to use algebraic syntax), with instruction set extensions
Up to 160K bytes of on-chip RAM, configured Up to 32K words program memory RAM Up to 32K words data memory RAM
Dual-purpose program memory for both instruction and data storage
Independent ALU, multiplier/accumulator, and barrel shifter computational units
2 independent data address generators
Powerful program sequencer provides zero overhead looping conditional instruction execution
Programmable 16-bit interval timer with prescaler 100-lead LQFP and 144-ball BGA
SYSTEM INTERFACE FEATURES
16-bit internal DMA port for high-speed access to on-chip memory (mode selectable)
4M-byte memory interface for storage of data tables and program overlays (mode selectable)
8-bit DMA to byte memory for transparent program and data memory transfers (mode selectable)
Programmable memory strobe and separate I/O memory space permits “glueless” system design
Programmable wait state generation
2 double-buffered serial ports with companding hardware and automatic data buffering
Automatic booting of on-chip program memory from bytewide external memory, for example, EPROM, or through internal DMA Port
6 external interrupts
13 programmable flag pins provide flexible system signaling
UART emulation through software SPORT reconfiguration
ICE-Port emulator interface supports debugging in final systems
產(chǎn)品屬性
- 型號(hào):
ADSP-2186LKST-160
- 制造商:
AD
- 制造商全稱(chēng):
Analog Devices
- 功能描述:
DSP Microcomputer
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI/亞德諾 |
22+ |
66900 |
原封裝 |
詢(xún)價(jià) | |||
AD |
20+ |
TQFP |
500 |
樣品可出,優(yōu)勢(shì)庫(kù)存歡迎實(shí)單 |
詢(xún)價(jià) | ||
ADI(亞德諾)/LINEAR(凌特) |
20+ |
LQFP-100(14x14) |
100000 |
詢(xún)價(jià) | |||
AD |
21+ |
IC |
90 |
原裝現(xiàn)貨假一賠十 |
詢(xún)價(jià) | ||
AD |
20+ |
CSP-BGA |
65790 |
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開(kāi)原型號(hào)增稅票 |
詢(xún)價(jià) | ||
AD |
21+ |
QFP |
13880 |
公司只售原裝,支持實(shí)單 |
詢(xún)價(jià) | ||
AD |
09+ |
IC |
90 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢(xún)價(jià) | ||
AD |
22+ |
LQFP |
5000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢(xún)價(jià) | ||
ADI/亞德諾 |
21+ |
IC |
9852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢(xún)價(jià) | ||
AD |
24+ |
100LQFP |
2987 |
優(yōu)勢(shì)現(xiàn)貨 |
詢(xún)價(jià) |