首頁>ADSP-2186LKST-115>規(guī)格書詳情
ADSP-2186LKST-115中文資料亞德諾數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多ADSP-2186LKST-115規(guī)格書詳情
GENERAL DESCRIPTION
The ADSP-218xL series consists of four single chip microcomputers optimized for digital signal processing applications. The functional block diagram for the ADSP-218xL series members appears in Figure 1 on Page 1. All series members are pin-compatible and are differentiated solely by the amount of on-chip SRAM. This feature, combined with ADSP-21xx code compatibility, provides a great deal of flexibility in the design decision. Specific family members are shown in Table 1.
PERFORMANCE FEATURES
Up to 19 ns instruction cycle time, 52 MIPS sustained performance
Single-cycle instruction execution
Single-cycle context switch
3-bus architecture allows dual operand fetches in every instruction cycle
Multifunction instructions
Power-down mode featuring low CMOS standby power dissipation with 400 CLKIN cycle recovery from power-down condition
Low power dissipation in idle mode
INTEGRATION FEATURES
ADSP-2100 family code compatible (easy to use algebraic syntax), with instruction set extensions
Up to 160K bytes of on-chip RAM, configured Up to 32K words program memory RAM Up to 32K words data memory RAM
Dual-purpose program memory for both instruction and data storage
Independent ALU, multiplier/accumulator, and barrel shifter computational units
2 independent data address generators
Powerful program sequencer provides zero overhead looping conditional instruction execution
Programmable 16-bit interval timer with prescaler 100-lead LQFP and 144-ball BGA
SYSTEM INTERFACE FEATURES
16-bit internal DMA port for high-speed access to on-chip memory (mode selectable)
4M-byte memory interface for storage of data tables and program overlays (mode selectable)
8-bit DMA to byte memory for transparent program and data memory transfers (mode selectable)
Programmable memory strobe and separate I/O memory space permits “glueless” system design
Programmable wait state generation
2 double-buffered serial ports with companding hardware and automatic data buffering
Automatic booting of on-chip program memory from bytewide external memory, for example, EPROM, or through internal DMA Port
6 external interrupts
13 programmable flag pins provide flexible system signaling
UART emulation through software SPORT reconfiguration
ICE-Port emulator interface supports debugging in final systems
產(chǎn)品屬性
- 型號:
ADSP-2186LKST-115
- 制造商:
Analog Devices
- 功能描述:
DSP Fixed-Point 16-Bit 28.8MHz 28.8MIPS 100-Pin LQFP
- 制造商:
Rochester Electronics LLC
- 功能描述:
3.3V16BITDSP,28.8MIPS,8KWRDSPM/DM,100TQF - Bulk
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
AD |
QFP100 |
608900 |
原包原標簽100%進口原裝常備現(xiàn)貨! |
詢價 | |||
ADI/亞德諾 |
2015+ |
QFP |
5700 |
進口原裝正品 能17%開增值發(fā)票 |
詢價 | ||
AD |
24+ |
QFP100 |
250 |
詢價 | |||
ADI |
QFP |
900 |
正品原裝--自家現(xiàn)貨-實單可談 |
詢價 | |||
AD |
22+ |
TQFP-100 |
8200 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價 | ||
AD |
23+ |
QFP |
5000 |
原裝正品,假一罰十 |
詢價 | ||
AD |
24+ |
100LQFP |
7322 |
優(yōu)勢現(xiàn)貨 |
詢價 | ||
ADI/亞德諾 |
22+ |
QFP100 |
14008 |
原裝正品 |
詢價 | ||
ADI/亞德諾 |
22+ |
66900 |
原封裝 |
詢價 | |||
AD |
22+ |
QFP |
10000 |
原裝正品優(yōu)勢現(xiàn)貨供應 |
詢價 |