首頁>74HCT107PW>規(guī)格書詳情
74HCT107PW中文資料飛利浦數(shù)據(jù)手冊PDF規(guī)格書
74HCT107PW規(guī)格書詳情
GENERAL DESCRIPTION
The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.
The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, clock (nCP) and reset (nR) inputs; also complementary Q and Q outputs.
The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.
The reset (nR) is an asynchronous active LOW input.
When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the Q output HIGH.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
FEATURES
? Output capability: standard
? ICC category: flip-flops
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
HAR |
23+ |
NA |
20000 |
全新原裝假一賠十 |
詢價 | ||
PHILIPS/飛利浦 |
23+ |
NA/ |
668 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
Nexperia(安世) |
23+ |
SOP16 |
6000 |
誠信服務(wù),絕對原裝原盤 |
詢價 | ||
PHILIPS |
1725+ |
SOP16 |
6528 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
PHIL |
21+ |
SOP |
1989 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
PHILIPS |
2023+ |
SOP |
80000 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | ||
PHILIPS |
23+ |
SMD-SO16 |
9856 |
原裝正品,假一罰百! |
詢價 | ||
ph |
24+ |
N/A |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
Nexperia(安世) |
1923+ |
SO-16 |
2260 |
向鴻只做原裝正品,我們沒有假貨!倉庫庫存優(yōu)勢 |
詢價 | ||
PHILIS |
SMD |
608900 |
原包原標簽100%進口原裝常備現(xiàn)貨! |
詢價 |