首頁>SY10EL34LZC>規(guī)格書詳情
SY10EL34LZC集成電路(IC)的時鐘發(fā)生器PLL頻率合成器規(guī)格書PDF中文資料

廠商型號 |
SY10EL34LZC |
參數屬性 | SY10EL34LZC 封裝/外殼為16-SOIC(0.154",3.90mm 寬);包裝為管件;類別為集成電路(IC)的時鐘發(fā)生器PLL頻率合成器;產品描述:IC CLK GEN /2/4/6 5V/3.3V 16SOIC |
功能描述 | 5V/3.3V ?2, ?4, ?8 CLOCK GENERATION CHIP |
封裝外殼 | 16-SOIC(0.154",3.90mm 寬) |
文件大小 |
57.33 Kbytes |
頁面數量 |
4 頁 |
生產廠商 | Micrel Semiconductor |
企業(yè)簡稱 |
Micrel【麥瑞半導體】 |
中文名稱 | 麥瑞半導體官網 |
原廠標識 | ![]() |
數據手冊 | |
更新時間 | 2025-2-21 22:30:00 |
人工找貨 | SY10EL34LZC價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
SY10EL34LZC規(guī)格書詳情
DESCRIPTION
The SY10/100EL34/L are low skew ÷2, ÷4, ÷8 clock generation chips designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01μF capacitor. The VBB output is designed to act as the switching reference for the input of the EL34/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.
The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.
Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple EL34/Ls in a system.
FEATURES
■ 3.3V and 5V power supply options
■ 50ps output-to-output skew
■ Synchronous enable/disable
■ Master Reset for synchronization
■ Internal 75K? input pull-down resistors
■ Available in 16-pin SOIC package
產品屬性
- 產品編號:
SY10EL34LZC
- 制造商:
Microchip Technology
- 類別:
集成電路(IC) > 時鐘發(fā)生器,PLL,頻率合成器
- 系列:
10EL, Precision Edge?
- 包裝:
管件
- 類型:
時鐘發(fā)生器
- PLL:
無
- 輸入:
ECL,PECL
- 輸出:
時鐘
- 比率 - 輸入:
1:3
- 差分 - 輸入:
是/是
- 分頻器/倍頻器:
是/無
- 電壓 - 供電:
3V ~ 3.8V
- 工作溫度:
0°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
16-SOIC(0.154",3.90mm 寬)
- 供應商器件封裝:
16-SOIC
- 描述:
IC CLK GEN /2/4/6 5V/3.3V 16SOIC
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MICREL |
2020+ |
SOP-16 |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
MICREL |
12+ |
SOP-16 |
511 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
MICREL/麥瑞 |
22+ |
SOP-16 |
34137 |
只做原裝進口現貨 |
詢價 | ||
MICREL/麥瑞 |
22+ |
SOP-16 |
20000 |
深圳原裝現貨正品有單價格可談 |
詢價 | ||
MICROCHIP/微芯 |
2406+ |
33600 |
誠信經營!進口原裝!量大價優(yōu)! |
詢價 | |||
Micrel |
23+ |
16-SOIC |
7750 |
全新原裝優(yōu)勢 |
詢價 | ||
MREL/麥瑞 |
23+ |
NA/ |
3373 |
原廠直銷,現貨供應,賬期支持! |
詢價 | ||
MAXIM |
2022+ |
TSOC-6 |
6000 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | ||
Microchip Technology |
24+ |
16-SOIC(0.154 3.90mm 寬) |
9350 |
獨立分銷商 公司只做原裝 誠心經營 免費試樣正品保證 |
詢價 | ||
微芯/麥瑞 |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 |