首頁>SY100EL34ZG>規(guī)格書詳情

SY100EL34ZG集成電路(IC)的時鐘發(fā)生器PLL頻率合成器規(guī)格書PDF中文資料

SY100EL34ZG
廠商型號

SY100EL34ZG

參數(shù)屬性

SY100EL34ZG 封裝/外殼為16-SOIC(0.154",3.90mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的時鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:IC CLK GEN /2/4/8 3.3/5V 16-SOIC

功能描述

5V/3.3V ?2, ?4, ?8 Clock Generation Chip

封裝外殼

16-SOIC(0.154",3.90mm 寬)

文件大小

176.55 Kbytes

頁面數(shù)量

7

生產(chǎn)廠商 Micrel Semiconductor
企業(yè)簡稱

Micrel麥瑞半導體

中文名稱

麥瑞半導體官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-5 14:10:00

SY100EL34ZG規(guī)格書詳情

General Description

The SY10/100EL34/L are low-skew ÷2, ÷4, ÷8 clock generation chips designed explicitly for low-skew clock generation applications. The internal dividers are synchronous to each other; therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01μF capacitor. The VBB output is designed to act as the switching reference for the input of the EL34/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.

The common enable (EN ) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the divider stages. The internal enable flip flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.

Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple EL34/Ls in a system.

Features

? 3.3V and 5V power supply options

? 50ps output-to-output skew

? Synchronous enable/disable

? Master Reset for synchronization

? Internal 75K? input pull-down resistors

? Available in 16-pin SOIC package

產(chǎn)品屬性

  • 產(chǎn)品編號:

    SY100EL34ZG

  • 制造商:

    Microchip Technology

  • 類別:

    集成電路(IC) > 時鐘發(fā)生器,PLL,頻率合成器

  • 系列:

    100EL, Precision Edge?

  • 包裝:

    卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶

  • 類型:

    時鐘發(fā)生器

  • PLL:

  • 輸入:

    ECL,PECL

  • 輸出:

    時鐘

  • 比率 - 輸入:

    1:3

  • 差分 - 輸入:

    是/是

  • 分頻器/倍頻器:

    是/無

  • 電壓 - 供電:

    4.2V ~ 5.5V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    16-SOIC(0.154",3.90mm 寬)

  • 供應(yīng)商器件封裝:

    16-SOIC

  • 描述:

    IC CLK GEN /2/4/8 3.3/5V 16-SOIC

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
MICREL
2023+
SOP16
3625
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價
Microchip Technology
24+
16-SOIC(0.154 3.90mm 寬)
9350
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證
詢價
Micrel
24+
SOIC-16
28500
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價銷售
詢價
Micrel
23+
16-SOIC
7750
全新原裝優(yōu)勢
詢價
MICREL
24+
SOP16P
6868
原裝現(xiàn)貨,可開13%稅票
詢價
MI
22+
NA
30000
原裝現(xiàn)貨假一罰十
詢價
MICREL/麥瑞
23+
SOP-16
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
MICROCHIP(美國微芯)
2112+
SOIC-16
31500
48個/管一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期
詢價
Microchip
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
Microchip
22+
16SOIC
9000
原廠渠道,現(xiàn)貨配單
詢價