首頁>SN74S373DWR>規(guī)格書詳情
SN74S373DWR中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
廠商型號 |
SN74S373DWR |
參數(shù)屬性 | SN74S373DWR 封裝/外殼為20-SOIC(0.295",7.50mm 寬);包裝為卷帶(TR);類別為集成電路(IC) > 鎖存器;產(chǎn)品描述:IC OCT TRANSP D-TYP LATCH 20SOIC |
功能描述 | OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS |
文件大小 |
1.58154 Mbytes |
頁面數(shù)量 |
32 頁 |
生產(chǎn)廠商 | Texas Instruments(TI) |
企業(yè)簡稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器 (TI)官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2024-11-19 19:28:00 |
SN74S373DWR規(guī)格書詳情
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
產(chǎn)品屬性
- 產(chǎn)品編號:
SN74S373DWR
- 制造商:
Texas Instruments
- 類別:
集成電路(IC) > 鎖存器
- 系列:
74S
- 包裝:
卷帶(TR)
- 邏輯類型:
D 型透明鎖存器
- 電路:
8:8
- 輸出類型:
三態(tài)
- 電壓 - 供電:
4.75V ~ 5.25V
- 延遲時間 - 傳播:
7ns
- 工作溫度:
0°C ~ 70°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
20-SOIC(0.295",7.50mm 寬)
- 供應(yīng)商器件封裝:
20-SOIC
- 描述:
IC OCT TRANSP D-TYP LATCH 20SOIC
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
2016+ |
CDIP |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢價 | ||
TEXASINSTRU |
16+ |
原裝進(jìn)口原廠原包接受訂貨 |
1206 |
原裝現(xiàn)貨假一罰十 |
詢價 | ||
TI |
22+ |
DIP |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價 | ||
TI/德州儀器 |
2048+ |
DIP |
9851 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
TI/TEXAS |
23+ |
DIP |
8931 |
詢價 | |||
TI |
23+ |
CDIP20 |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價熱賣! |
詢價 | ||
TI |
24+ |
DIP-20 |
90000 |
一級代理商進(jìn)口原裝現(xiàn)貨、假一罰十價格合理 |
詢價 | ||
TI |
24+ |
DIP |
108 |
現(xiàn)貨供應(yīng) |
詢價 | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
TI |
22+ |
DIP |
2562 |
⊙⊙新加坡大量現(xiàn)貨庫存,深圳常備現(xiàn)貨!歡迎查詢!⊙ |
詢價 |