首頁>RM5231-150-Q>規(guī)格書詳情
RM5231-150-Q中文資料PMC數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多RM5231-150-Q規(guī)格書詳情
Hardware Overview
The RM5231 offers a high-level of integration targeted at high-performance embedded applications. The key elements of the RM5231 are briefly described in this section.
Features
? Dual Issue superscalar microprocessor
? 150, 200, & 250 MHz operating frequencies
? 300 Dhrystone2.1 MIPS
? System interface optimized for embedded applications
? 32-bit system interface lowers total system cost
? High-performance write protocols maximize uncached write bandwidth
? Processor clock multipliers: 2, 2.5, 3, 3.5, 4, 4.5, 5, 6, 7, 8, 9
? 2.5 V core with 3.3 V IOs
? IEEE 1149.1 JTAG boundary scan
? Integrated on-chip caches
? 32 KB instruction and 32 KB data — 2 way set associative
? Per set locking
? Virtually indexed, physically tagged
? Write-back and write-through on a per page basis
? Pipeline restart on first doubleword for data cache misses
? Integrated memory management unit
? Fully associative joint TLB (shared by I and D translations)
? 48 dual entries map 96 pages
? Variable page size (4 KB to 16 MB in 4x increments)
? High-performance floating-point unit — up to 500 MFLOPS
? Single cycle repeat rate for common single-precision operations and some double precision operations
? Two cycle repeat rate for double-precision multiply and double precision combined multiply-add operations
? Single cycle repeat rate for single-precision combined multiply-add operation
? MIPS IV instruction set
? Floating point multiply-add instruction increases performance in signal processing and graphics applications
? Conditional moves to reduce branch frequency
? Index address modes (register + register)
? Embedded application enhancements
? Specialized DSP integer Multiply-Accumulate instructions and 3-operand multiply instruction
? I and D cache locking by set
? Optional dedicated exception vector for interrupts
? Fully static 0.25 micron CMOS design with power down logic
? Standby reduced power mode with WAIT instruction
? 2.5 V core with 3.3 V I/O
? 128-pin Power-Quad 4 (QFP) package
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
QED |
23+ |
QFP128 |
8650 |
受權(quán)代理!全新原裝現(xiàn)貨特價熱賣! |
詢價 | ||
PMC |
2138+ |
QFP |
8960 |
專營BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價 | ||
Design |
2023+ |
QFP |
50000 |
原裝現(xiàn)貨 |
詢價 | ||
QED |
25+ |
QFP |
54648 |
百分百原裝現(xiàn)貨 實單必成 歡迎詢價 |
詢價 | ||
QED |
23+ |
QFP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
QED |
22+ |
QFP |
12000 |
只做原裝、原廠優(yōu)勢渠道、假一賠十 |
詢價 | ||
QED |
24+ |
QFP |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
PMC |
17+ |
QFP208 |
9988 |
只做原裝進口,自己庫存 |
詢價 | ||
QED |
QFP208 |
00+ |
3 |
全新原裝進口自己庫存優(yōu)勢 |
詢價 | ||
QED |
20+ |
QFP |
500 |
樣品可出,優(yōu)勢庫存歡迎實單 |
詢價 |