首頁(yè)>QL3012>規(guī)格書(shū)詳情

QL3012中文資料etc未分類(lèi)制造商數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

QL3012
廠商型號(hào)

QL3012

功能描述

60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density

文件大小

239.12 Kbytes

頁(yè)面數(shù)量

14 頁(yè)

生產(chǎn)廠商 List of Unclassifed Manufacturers
企業(yè)簡(jiǎn)稱(chēng)

ETC1etc未分類(lèi)制造商

中文名稱(chēng)

未分類(lèi)制造商

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2024-11-16 12:18:00

QL3012規(guī)格書(shū)詳情

[QUICK LOGIC]

Product Summary

The pASIC 3 FPGA family features up to 60,000 usable PLD gates. pASIC 3 FPGAs are fabricated on a 0.35mm four-layer metal process using Quick Logic’s patented ViaLink technology to provide a unique combination of high performance, high density, low cost, and extreme ease-of-use.

Device Highlights

High Performance and High Density

■60,000 Usable PLD Gates with 316 I/Os

■16-bit counter speeds over 300 MHZ, data path speeds over 400 MHz

■0.35um four-layer metal non-volatile CMOS process for smallest die sizes

Easy to Use/Fast Development Cycles

■100 routable with 100 utilization and complete pin-out stability

■Variable-grain logic cells provide high performance and 100 utilization

■Comprehensive design tools include high quality Verilog/VHDL synthesis

Advanced I/O Capabilities

■Interfaces with both 3.3 volt and 5.0 volt devices

■PCI compliant with 3.3V and 5.0V buses for -1/-2 speed grades

■Full JTAG boundary scan

■Registered I/O cells with individually controlled clocks and output enables

Features

Total of 180 I/O pins

■308 bidirectional input/output pins, PCI-compliant for 5.0 volt and 3.3 volt buses for -1/-2 speed grades

■8 high-drive input/distributed network pins Eight Low-Skew Distributed Networks

■Two array clock/control networks available to the logic cell flip-flop clock, set and reset inputs - each

driven by an input-only pin

■Up to six global clock/control networks available to the logic cell F1, clock, set and reset inputs and the input and I/O register clock, reset and enable inputs as well as the output enable control - each driven by an input-only or I/O pin, or any logic cell output or I/O cell feedback High Performance

■Input + logic cell + output total delays under 6 ns

■Data path speeds exceeding 400 MHz

■Counter speeds over 300 MHz

產(chǎn)品屬性

  • 型號(hào):

    QL3012

  • 功能描述:

    60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
LSSJ
1736+
PLCC84
8298
只做進(jìn)口原裝正品假一賠十!
詢(xún)價(jià)
QUICKLOGIC
23+
QFP
3000
一級(jí)代理原廠VIP渠道,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、
詢(xún)價(jià)
QUICKLOG
22+23+
TQFP
35311
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢(xún)價(jià)
QUICKLOGIC
1928+
TQFP
53
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力
詢(xún)價(jià)
QUICKLOGIC
23+
QFP
65480
詢(xún)價(jià)
QUIKLOGIC
20+
PLCC84
19570
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開(kāi)原型號(hào)增稅票
詢(xún)價(jià)
QUICKLOG
2021+
TQFP
100500
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢(xún)價(jià)
QUIKLOGIC
22+
PLCC84
6000
進(jìn)口原裝 假一罰十 現(xiàn)貨
詢(xún)價(jià)
QUICKLOG
23+
TQFP
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢(xún)價(jià)
QUALCOMM
23+
TQFP
2500
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)!
詢(xún)價(jià)