首頁>PM7383>規(guī)格書詳情

PM7383中文資料PMC數據手冊PDF規(guī)格書

PM7383
廠商型號

PM7383

功能描述

FRAME ENGINE AND DATA LINK MANAGER 32A256

文件大小

1.94719 Mbytes

頁面數量

231

生產廠商 PMC-Sierra, Inc
企業(yè)簡稱

PMC

中文名稱

PMC-Sierra, Inc官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-4-28 22:58:00

人工找貨

PM7383價格和庫存,歡迎聯系客服免費人工找貨

PM7383規(guī)格書詳情

DESCRIPTION

The PM7383 FREEDM-32A256 Frame Engine and Datalink Manager device is a monolithic integrated circuit that implements HDLC processing for a maximum of 256 bi-directional channels.

The FREEDM-32A256 may be configured to support H-MVIP, channelised T1/J1/E1 or unchannelised traffic across 32 physical links.

FEATURES

? Single-chip multi-channel HDLC controller with a 50 MHz, 16 bit “Any-PHY” Packet Interface (APPI) for transfer of packet data using an external controller.

? Supports up to 256 bi-directional HDLC channels assigned to a maximum of 32 H-MVIP digital telephony buses at 2.048 Mbps per link. The links are grouped into 4 logical groups of 8 links. A common clock and a type 0 frame pulse is shared among links in each logical group. The number of time-slots assigned to an HDLC channel is programmable from 1 to 32.

? Supports up to 256 bi-directional HDLC channels assigned to a maximum of 8 H-MVIP digital telephony buses at 8.192 Mbps per link. The links share a common clock and a type 0 frame pulse. The number of time-slots assigned to an HDLC channel is programmable from 1 to 128.

? Supports up to 256 bi-directional HDLC channels assigned to a maximum of 32 channelised T1/J1 or E1 links. The number of time-slots assigned to an HDLC channel is programmable from 1 to 24 (for T1/J1) and from 1 to 31 (for E1).

? Supports up to 32 bi-directional HDLC channels each assigned to an unchannelised arbitrary rate link, subject to a maximum aggregate link clock rate of 64 MHz in each direction. Channels assigned to links 0 to 2 support a clock rate of up to 51.84 MHz. Channels assigned to links 3 to 31 support a clock rate of up to 10 MHz.

? Supports three bi-directional HDLC channels each assigned to an unchannelised arbitrary rate link of up to 51.84 MHz when SYSCLK is running at 45 MHz.

? Supports a mix of up to 32 channelised, unchannelised and H-MVIP links, subject to the constraint of a maximum of 256 channels and a maximum aggregate link clock rate of 64 MHz in each direction.

? Links configured for channelised T1/J1/E1 or unchannelised operation support the gapped-clock method for determining time-slots which is backwards compatible with the FREEDM-8 and FREEDM-32 devices.

? For each channel, the HDLC receiver supports programmable flag sequence detection, bit de-stuffing and frame check sequence validation. The receiver supports the validation of both CRC-CCITT and CRC-32 frame check sequences.

? For each channel, the receiver checks for packet abort sequences, octet ?ligned packet length and for minimum and maximum packet length. The receiver supports filtering of packets that are larger than a user specified maximum value.

? Alternatively, for each channel, the receiver supports a transparent mode where each octet is transferred transparently on the receive APPI. For channelised links, the octets are aligned with the receive time-slots.

? For each channel, time-slots are selectable to be in 56 kbits/s format or 64 kbits/s clear channel format.

? For each channel, the HDLC transmitter supports programmable flag ?equence generation, bit stuffing and frame check sequence generation. The transmitter supports the generation of both CRC-CCITT and CRC-32 frame check sequences. The transmitter also aborts packets under the direction of the external controller or automatically when the channel underflows.

? Alternatively, for each channel, the transmitter supports a transparent mode where each octet is inserted transparently from the transmit APPI. For channelised links, the octets are aligned with the transmit time-slots.

? Supports per-channel configurable APPI burst sizes of up to 256 bytes for ?ransfers of packet data.Provides 32 Kbytes of on-chip memory for partial packet buffering in both the transmit and the receive directions. This memory may be configured to support a variety of different channel configurations from a single channel with 32 Kbytes of buffering to 256 channels, each with a minimum of 48 bytes of buffering.

? Provides a 16 bit microprocessor interface for configuration and status monitoring.

? Provides a standard 5 signal P1149.1 JTAG test port for boundary scan board ?est purposes.

? Supports 5 Volt tolerant I/O (except APPI).

? Low power 2.5 Volt 0.25 μm CMOS technology.

? 329 pin plastic ball grid array (PBGA) package.

APPLICATIONS

? IETF PPP interfaces for routers

? TDM switches

? Frame Relay interfaces for ATM or Frame Relay switches and multiplexers

? FUNI or Frame Relay service inter-working interfaces for ATM switches and multiplexers.

? Internet/Intranet access equipment.

? Packet-based DSLAM equipment.

? Packet over SONET.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
PMC
2016+
BGA
6000
公司只做原裝,假一罰十,可開17%增值稅發(fā)票!
詢價
PMC
24+
NA/
3286
原廠直銷,現貨供應,賬期支持!
詢價
PMC
10+
BGA
21
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
PMC
2138+
BGA
8960
專營BGA,QFP原裝現貨,假一賠十
詢價
PMC
2016+
BGA
6528
只做進口原裝現貨!或者訂貨,假一賠十!
詢價
MICROCHIP/PMC
24+
BGA
4568
全新原廠原裝,進口正品現貨,正規(guī)渠道可含稅??!
詢價
PMC
BGA
2350
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價
PMC
2021+
105
十年專營原裝現貨,假一賠十
詢價
PMC
23+
BGA
12800
##公司主營品牌長期供應100%原裝現貨可含稅提供技術
詢價
PMC
22+
BGA
3000
原裝正品,支持實單
詢價