首頁(yè)>PM73121-RI>規(guī)格書詳情

PM73121-RI中文資料PMC數(shù)據(jù)手冊(cè)PDF規(guī)格書

PM73121-RI
廠商型號(hào)

PM73121-RI

功能描述

AAL1 Segmentation And Reassembly Processor

文件大小

2.30048 Mbytes

頁(yè)面數(shù)量

223 頁(yè)

生產(chǎn)廠商 PMC-Sierra, Inc
企業(yè)簡(jiǎn)稱

PMC

中文名稱

PMC-Sierra, Inc官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-17 20:00:00

PM73121-RI規(guī)格書詳情

Description

The AAL1 Segmentation And Reassembly (SAR) Processor (AAL1gator II?) provides DS1, E1, E3, or DS3 line interface access to an ATM Adaptation Layer One (AAL1) Constant Bit Rate (CBR) ATM network. It arbitrates access to an external SRAM for storage of the configuration, the user data, and the statistics. The device provides a microprocessor interface for configuration, management, and statistics gathering. PMC-Sierra also offers a software device control package for the AAL1gator II device.

FEATURES

Circuit Interface Features

? Provides AAL1 segmentation and reassembly of eight 2 Mbit/s data streams or one 45 Mbit/s or less data stream.

? Supports 256 Virtual Channels (VCs) (32 per line).

? Supports n × 64 structured data format.

? Supports arbitrary timeslot-to-VC mappings, including alternating timeslots.

? Provides Common Channel Signaling (CCS) and Channel Associated Signaling (CAS) configuration options.

? Provides per-VC data and signaling conditioning in both the transmit and the receive directions.

? Arbitrates a 16-bit microprocessor interface to a 128K × 16 (12 ns) SRAM.

? Supports multicast connections, ATM Monitoring (AMON), Remote Monitoring (RMON), and ATM Circuit Steering (ACS).

? Supports adaptive clocking in Structured Data Format, Frame-based (SDF-FR), Structured Data Format, Multiframe-based (SDF-MF), and Unstructured Data Format, Multiple Line (UDF-ML) modes.

Transmit Cell Interface Features

? Provides an ATM-layer or PHY-layer 33 MHz UTOPIA interface. Both Single PHY (SPHY) and Multi-PHY (MPHY) modes are supported.

? Provides per-VC transmit queueing.

? Provides a calendar queue service algorithm that produces minimal Cell Delay Variation (CDV).

? Provides a supervisory transmit buffer for Operations, Administration, and Maintenance (OAM), and for ATM signaling.

? Generates pointers for structured data transmission.

? Provides sequence number and sequence number protection generation.

? Provides partially filled cell generation with the length configurable on a per-VC basis.

? Generates and transmits Synchronous Residual Time Stamp (SRTS) values for unstructured modes.

? Built-in transmit line clock generation based on received SRTS values, receive line clock, or a nominal frequency.

Receive Cell Interface Features

? Provides an ATM-layer or PHY-layer 33 MHz UTOPIA interface. Both SPHY and MPHY modes are supported.

? Provides per-VC queues.

? Provides per-VC CDV tolerance settings.

? Provides per-VC partially filled cell length settings.

? Provides a supervisory receive queue for OAM cells.

? Verifies and corrects sequence numbers in accordance with ITU-T Recommendation I.363.1.

? Processes sequence numbers in accordance with the “Fast SN Algorithm”, as specified in the ITU-T Recommendation I.363.1.

? Maintains bit integrity through individual errored cells or up to six lost cells. Takes into account pointer bytes.

? During underruns, can output fixed, pseudorandom, or old data.

? Provides processor interrupts for OAM cell receptions.

? Provides a multiplexed interface to external receive Phase-Locked Loops (PLLs) for SRTS clock recovery for unstructured modes or adaptive clock recovery.

Statistics Features

? Counts invalid Cyclic Redundancy Check (CRC) values for sequence numbers.

? Counts OAM cells and dropped OAM cells.

? Counts data cells transmitted per VC.

? Counts conditioned data cells transmitted per VC.

? Counts cells not transmitted due to line resynchronization per VC.

? Counts cells received, dropped, lost, or misinserted per VC.

? Counts cells with incorrect Sequence Number (SN) or incorrect Sequence Number Protection (SNP).

? Counts underrun occurrences per VC.

? Counts overrun occurrences per VC.

? Counts pointer reframes and pointer parity errors per VC.

產(chǎn)品屬性

  • 型號(hào):

    PM73121-RI

  • 制造商:

    PMC

  • 制造商全稱:

    PMC

  • 功能描述:

    AAL1 Segmentation And Reassembly Processor

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
PMC
23+
NA/
580
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
PMC
2023+
QFP
8635
全新原裝正品,優(yōu)勢(shì)價(jià)格
詢價(jià)
PMC
24+
QFP
990000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
MICROCHIP/PMC
23+
240PQFP
4568
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!!
詢價(jià)
PMC
23+
QFP
83
原裝正品現(xiàn)貨
詢價(jià)
PMC
QFP
893993
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價(jià)
PMC
22+23+
QFP-240
10855
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
PMC
589220
16余年資質(zhì) 絕對(duì)原盒原盤 更多數(shù)量
詢價(jià)
PMC
23+
QFP
4500
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售!
詢價(jià)
PMC
2020+
QFP
16800
絕對(duì)原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢(shì)!?
詢價(jià)