首頁>PLL102-04SC>規(guī)格書詳情
PLL102-04SC中文資料PLL數(shù)據(jù)手冊PDF規(guī)格書
PLL102-04SC規(guī)格書詳情
DESCRIPTION
The PLL102-04 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.
FEATURES
? Frequency range 50 ~ 120MHz.
? Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to the outputs (up to 100kHz SST modulation).
? Zero input - output delay.
? Less than 700 ps device - device skew.
? Less than 250 ps skew between outputs.
? Less than 200 ps cycle - cycle jitter.
? Output Enable function tri-state outputs.
? 3.3V operation.
? Available in 8-Pin 150mil SOIC.
產(chǎn)品屬性
- 型號:
PLL102-04SC
- 制造商:
PLL
- 制造商全稱:
PLL
- 功能描述:
Low Skew Output Buffer
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
PHASELINK |
2016+ |
SOP8 |
2500 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
Phaseli |
2020+ |
* |
8000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
PHASELINK |
23+ |
NA/ |
2500 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
PHASELINK |
1948+ |
SOP-8 |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
PHASELINK |
08+ |
SOP8 |
2500 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
PHASELINK |
SOP8 |
893993 |
集團(tuán)化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
PHASELINK |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價 | ||||
PhaseLink |
22+ |
SOP8S |
3629 |
原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電! |
詢價 | ||
PHILPS |
2023+ |
80000 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | |||
PHASELINK |
22+ |
原廠原封 |
5000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價 |