首頁>N74F50729D>規(guī)格書詳情
N74F50729D中文資料飛利浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
N74F50729D規(guī)格書詳情
DESCRIPTION
The 74F50729 is a dual positive edge–triggered D–type featuring individual data, clock, set and reset inputs; also true and complementary outputs.
The 74F50729 is designed so that the outputs can never display a metastable state due to setup and hold time violations. If setup time and hold time are violated the propagation delays may be extended beyond the specifications but the outputs will not glitch or display a metastable state. Typical metastability parameters for the 74F50729 are: τ ? 135ps and τ ? 9.8 X 106 sec where τ represents a function of the rate at which a latch in a metastable state resolves that condition and To represents a function of the measurement of the propensity of a latch to enter a metastable state.
FEATURES
? Metastable immune characteristics
? Output skew less than 1.5ns
? High source current (IOH = 15mA) ideal for clock driver applications
? See 74F5074 for synchronizing dual D–type flip–flop
? See 74F50109 for synchronizing dual J–K positive edge–triggered flip–flop
? See 74F50728 for synchronizing cascaded dual D–type flip–flop
? Industrial temperature range available (–40°C to +85°C)
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
PHILIPS/飛利浦 |
21+ |
SOP14 |
23000 |
只做正品原裝現(xiàn)貨 |
詢價 | ||
NXP |
2024+ |
SOT108 |
188600 |
全新原廠原裝正品現(xiàn)貨 歡迎咨詢 |
詢價 | ||
NXP USA Inc. |
24+ |
14-SOIC(0.154 |
56300 |
詢價 | |||
NXP/恩智浦 |
22+ |
SOP14-3.9MM |
50000 |
只做原裝正品,假一罰十,歡迎咨詢 |
詢價 | ||
PHILIPS/飛利浦 |
22+ |
SOIC-14 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單! |
詢價 | ||
PHILIPS/飛利浦 |
22+ |
SOIC-14 |
6550 |
原裝 低價 支持實單 |
詢價 | ||
PHILIPS |
2023+ |
SMD |
5374 |
安羅世紀(jì)電子只做原裝正品貨 |
詢價 | ||
PHILIPS |
21+ |
SOIC-14 |
10000 |
原裝現(xiàn)貨假一罰十 |
詢價 | ||
PHILIPS/飛利浦 |
23+ |
SOP-14 |
89630 |
當(dāng)天發(fā)貨全新原裝現(xiàn)貨 |
詢價 | ||
PHILIPS |
24+ |
原裝進(jìn)口原廠原包接受訂貨 |
426 |
原裝現(xiàn)貨假一罰十 |
詢價 |