MT8941中文資料Mitel數(shù)據(jù)手冊PDF規(guī)格書
MT8941規(guī)格書詳情
Description
The MT8941 is a dual digital phase-locked loop providing the timing and synchronization signals for the T1 or CEPT transmission links and the ST-BUS. The first PLL provides the T1 clock (1.544 MHz) synchronized to the input frame pulse at 8 kHz. The timing signals for the CEPT transmission link and the ST-BUS are provided by the second PLL locked to an internal or an external 8 kHz frame pulse signal.
Features
? Provides T1 clock at 1.544 MHz locked to an 8 kHz reference clock (frame pulse)
? Provides CEPT clock at 2.048 MHz and STBUS clock and timing signals locked to an internal or external 8 kHz reference clock
? Typical inherent output jitter (unfiltered)= 0.07 UI peak-to-peak
? Typical jitter attenuation at: 10 Hz=23 dB,100 Hz=43 dB, 5 to 40 kHz ≥ 64 dB
? Jitter-free “FREE-RUN” mode
? Uncommitted two-input NAND gate
? Low power CMOS technology
Applications
? Synchronization and timing control for T1 and CEPT digital trunk transmission links
? ST- BUS clock and frame pulse source
產(chǎn)品屬性
- 型號:
MT8941
- 制造商:
ZARLINK
- 制造商全稱:
Zarlink Semiconductor Inc
- 功能描述:
Advanced T1/CEPT Digital Trunk PLL
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MITEL |
23+ |
DIP24 |
90000 |
一定原裝正品/香港現(xiàn)貨 |
詢價 | ||
MT |
24+ |
DIP |
600 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
MITEL |
2020+ |
PLCC |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
ZARLINK |
22+ |
PLCC-28 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應,支持實單! |
詢價 | ||
MT |
18+ |
DIP |
85600 |
保證進口原裝可開17%增值稅發(fā)票 |
詢價 | ||
MT |
2021+ |
DIP |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
MT |
2020+ |
PLCC |
16800 |
絕對原裝進口現(xiàn)貨,假一賠十,價格優(yōu)勢!? |
詢價 | ||
ZARLINK |
23+ |
PLCC28 |
10000 |
公司只做原裝正品 |
詢價 | ||
MITEL |
20+ |
PLCC28 |
35830 |
原裝優(yōu)勢主營型號-可開原型號增稅票 |
詢價 | ||
MITEL |
23+ |
PLCC-28 |
65480 |
詢價 |