首頁>MT4C4001JECN-12/XT>規(guī)格書詳情

MT4C4001JECN-12/XT中文資料AUSTIN數(shù)據(jù)手冊(cè)PDF規(guī)格書

MT4C4001JECN-12/XT
廠商型號(hào)

MT4C4001JECN-12/XT

功能描述

1 MEG x 4 DRAM Fast Page Mode DRAM

文件大小

251.25 Kbytes

頁面數(shù)量

20

生產(chǎn)廠商 Austin Semiconductor
企業(yè)簡(jiǎn)稱

AUSTIN

中文名稱

Austin Semiconductor官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-9 16:00:00

MT4C4001JECN-12/XT規(guī)格書詳情

GENERAL DESCRIPTION

The MT4C4001J is a randomly accessed solid-state memory containing 4,194,304 bits organized in a x4 configuration. During READ or WRITE cycles each bit is uniquely addressed through the 20 address bits which are entered 10 bits (A0-A9) at a time. RAS is used to latch the first 10 bits and CAS the later 10 bits. A READ or WRITE cycle is selected with the WE input. A logic HIGH on WEdictates READ mode while a logic LOW on WE dictates WRITE mode. During a WRITE cycle, data-in (D) is latched by the falling edge of WE or CAS, whichever occurs last.

FEATURES

? Industry standard x4 pinout, timing, functions, and packages

? High-performance, CMOS silicon-gate process

? Single +5V±10 power supply

? Low-power, 2.5mW standby; 300mW active, typical

? All inputs, outputs, and clocks are fully TTL and CMOS compatible

? 1,024-cycle refresh distributed across 16ms

? Refresh modes: RAS-ONLY, CAS-BEFORE-RAS(CBR), and HIDDEN

? FAST PAGE MODE access cycle

? CBR with WE a HIGH (JEDEC test mode capable via WCBR)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
MICAON
24+
SMD
5000
公司存貨
詢價(jià)
MICRON
01+
SOJ-20
1000
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
ASI
CLCC20
899933
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價(jià)
MICRON
19+
SOJ20
256800
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價(jià)
MICRON
22+
TSOP
2000
原裝正品現(xiàn)貨
詢價(jià)
MICRON/美光
22+
SOJ
18000
原裝現(xiàn)貨原盒原包.假一罰十
詢價(jià)
MT
24+
SOJ
35200
一級(jí)代理/放心采購
詢價(jià)
ASI
18
CDIP
200
進(jìn)口原裝正品優(yōu)勢(shì)供應(yīng)
詢價(jià)
MICRON/美光
22+
SOJ
42888
原裝正品
詢價(jià)
MICRON/美光
2223+
CDIP-18
26800
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)
詢價(jià)