首頁>MT48LC8M16A2TG-7EL>規(guī)格書詳情

MT48LC8M16A2TG-7EL中文資料鎂光數(shù)據(jù)手冊PDF規(guī)格書

MT48LC8M16A2TG-7EL
廠商型號

MT48LC8M16A2TG-7EL

功能描述

SYNCHRONOUS DRAM

文件大小

1.84431 Mbytes

頁面數(shù)量

59

生產(chǎn)廠商 Micron Technology
企業(yè)簡稱

MICRON鎂光

中文名稱

美國鎂光科技有限公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-7-31 11:26:00

人工找貨

MT48LC8M16A2TG-7EL價格和庫存,歡迎聯(lián)系客服免費人工找貨

MT48LC8M16A2TG-7EL規(guī)格書詳情

General Description

The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-bit banks is organized as 4096 rows by 2048 columns by 4 bits. Each of the x8’s 33,554,432-bit banks is organized as 4096 rows by 1024 columns by 8 bits. Each of the x16’s 33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits.

Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation.

The 128Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.

The devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.

Features

? PC100- and PC133-compliant

? Fully synchronous; all signals registered on positive edge of system clock

? Internal, pipelined operation; column address can be changed every clock cycle

? Internal banks for hiding row access/precharge

? Programmable burst lengths (BL): 1, 2, 4, 8, or full page

? Auto precharge, includes concurrent auto precharge and auto refresh modes

? Auto refresh mode; standard and low power

– 64ms, 4096-cycle (industrial)

– 16ms, 4096-cycle refresh (automotive)

? LVTTL-compatible inputs and outputs

? Single 3.3V ±0.3V power supply

? AEC-Q100

? PPAP submission

? 8D response time

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
MT
23+
SOP
20000
全新原裝假一賠十
詢價
TSOP54
21+
MICRON
12588
原裝正品
詢價
MICRON/美光
23+
TSOP-54
12360
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價
MTC
2447
TSOP1
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
MICRON/美光
23+
TSSOP54
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
micron(鎂光)
2324+
NA
78920
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口
詢價
MICRON/鎂光
23+
TSOP54
3500
詢價
MICRON
TSOP-54
68500
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價
MITEL
2025+
TSOP
3625
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價
HYNIX
0032+
TSSOP
120
原裝現(xiàn)貨
詢價