首頁>MT48LC32M4A2FB-8EL>規(guī)格書詳情

MT48LC32M4A2FB-8EL中文資料鎂光數(shù)據(jù)手冊(cè)PDF規(guī)格書

MT48LC32M4A2FB-8EL
廠商型號(hào)

MT48LC32M4A2FB-8EL

功能描述

SYNCHRONOUS DRAM

文件大小

1.84431 Mbytes

頁面數(shù)量

59

生產(chǎn)廠商 Micron Technology
企業(yè)簡稱

Micron鎂光

中文名稱

美國鎂光科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-5 10:18:00

MT48LC32M4A2FB-8EL規(guī)格書詳情

General Description

The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-bit banks is organized as 4096 rows by 2048 columns by 4 bits. Each of the x8’s 33,554,432-bit banks is organized as 4096 rows by 1024 columns by 8 bits. Each of the x16’s 33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits.

Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation.

The 128Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.

The devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.

Features

? PC100- and PC133-compliant

? Fully synchronous; all signals registered on positive edge of system clock

? Internal, pipelined operation; column address can be changed every clock cycle

? Internal banks for hiding row access/precharge

? Programmable burst lengths (BL): 1, 2, 4, 8, or full page

? Auto precharge, includes concurrent auto precharge and auto refresh modes

? Auto refresh mode; standard and low power

– 64ms, 4096-cycle (industrial)

– 16ms, 4096-cycle refresh (automotive)

? LVTTL-compatible inputs and outputs

? Single 3.3V ±0.3V power supply

? AEC-Q100

? PPAP submission

? 8D response time

產(chǎn)品屬性

  • 型號(hào):

    MT48LC32M4A2FB-8EL

  • 制造商:

    MICRON

  • 制造商全稱:

    Micron Technology

  • 功能描述:

    SYNCHRONOUS DRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
MICRON
23+24
FBGA
3980
主營原裝存儲(chǔ),可編程邏輯微處理芯片
詢價(jià)
MICRON/美光
22+
TSOP
9600
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單!
詢價(jià)
Micron
23+
54-TSOP
36500
原裝正品現(xiàn)貨庫存QQ:2987726803
詢價(jià)
Micron Technology Inc.
24+
54-TSOP(0.400 10.16mm 寬)
9350
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證
詢價(jià)
MICRON/美光
23+
TSOP
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
MICRON/美光
22+
TSOP
18000
只做全新原裝,支持BOM配單,假一罰十
詢價(jià)
MT
TSOP54
0536+
1076
全新原裝進(jìn)口自己庫存優(yōu)勢(shì)
詢價(jià)
MT
17+
TSOP54
9988
只做原裝進(jìn)口,自己庫存
詢價(jià)
MT
23+
TSOP
20000
原廠原裝正品現(xiàn)貨
詢價(jià)
MT
24+
TSOP
35210
一級(jí)代理/放心采購
詢價(jià)