首頁(yè)>MT48LC16M8A2FB-7ELIT>規(guī)格書詳情

MT48LC16M8A2FB-7ELIT中文資料鎂光數(shù)據(jù)手冊(cè)PDF規(guī)格書

MT48LC16M8A2FB-7ELIT
廠商型號(hào)

MT48LC16M8A2FB-7ELIT

功能描述

SYNCHRONOUS DRAM

文件大小

1.84431 Mbytes

頁(yè)面數(shù)量

59 頁(yè)

生產(chǎn)廠商 Micron Technology
企業(yè)簡(jiǎn)稱

Micron鎂光

中文名稱

美國(guó)鎂光科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-10 17:43:00

MT48LC16M8A2FB-7ELIT規(guī)格書詳情

General Description

The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-bit banks is organized as 4096 rows by 2048 columns by 4 bits. Each of the x8’s 33,554,432-bit banks is organized as 4096 rows by 1024 columns by 8 bits. Each of the x16’s 33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits.

Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation.

The 128Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.

The devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.

Features

? PC100- and PC133-compliant

? Fully synchronous; all signals registered on positive edge of system clock

? Internal, pipelined operation; column address can be changed every clock cycle

? Internal banks for hiding row access/precharge

? Programmable burst lengths (BL): 1, 2, 4, 8, or full page

? Auto precharge, includes concurrent auto precharge and auto refresh modes

? Auto refresh mode; standard and low power

– 64ms, 4096-cycle (industrial)

– 16ms, 4096-cycle refresh (automotive)

? LVTTL-compatible inputs and outputs

? Single 3.3V ±0.3V power supply

? AEC-Q100

? PPAP submission

? 8D response time

產(chǎn)品屬性

  • 型號(hào):

    MT48LC16M8A2FB-7ELIT

  • 制造商:

    MICRON

  • 制造商全稱:

    Micron Technology

  • 功能描述:

    SYNCHRONOUS DRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
Micron Technology Inc
23+/24+
54-TSOP
8600
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨
詢價(jià)
MICRON
23+
NA
312
專做原裝正品,假一罰百!
詢價(jià)
Micron
24+
TSOP54
50000
專營(yíng)Micron全線品牌假一賠萬(wàn)原裝進(jìn)口貨可開增值稅發(fā)票
詢價(jià)
Micron
22+
54TSOP II
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
MICRON
2023+
TSOP
3587
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價(jià)
MICRON
19+
TSSOP-54
256800
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價(jià)
MICRON
1716+
?
7500
只做原裝進(jìn)口,假一罰十
詢價(jià)
Micron
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷
詢價(jià)
Micron
23+
54TSOP II
8000
只做原裝現(xiàn)貨
詢價(jià)
MICRON/美光
2021+
TSOP54
100500
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢價(jià)