首頁>MT46V128M4>規(guī)格書詳情
MT46V128M4中文資料鎂光數(shù)據(jù)手冊PDF規(guī)格書
廠商型號 |
MT46V128M4 |
參數(shù)屬性 | MT46V128M4 封裝/外殼為60-TFBGA;包裝為卷帶(TR);類別為集成電路(IC) > 存儲器;產(chǎn)品描述:IC DRAM 512MBIT PARALLEL 60FBGA |
功能描述 | DOUBLE DATA RATE DDR SDRAM |
文件大小 |
2.55598 Mbytes |
頁面數(shù)量 |
68 頁 |
生產(chǎn)廠商 | Micron Technology |
企業(yè)簡稱 |
Micron【鎂光】 |
中文名稱 | 美國鎂光科技有限公司官網(wǎng) |
原廠標識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2024-11-20 16:40:00 |
MT46V128M4規(guī)格書詳情
Functional Description
The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the DDR SDRAM effectively consists of a single 2n-bit-wide, one-clockcycle data transfer at the internal DRAM core and two corresponding n-bit-wide, onehalf-clock-cycle data transfers at the I/O pins.
Features
? VDD = +2.5V ±0.2V, VDDQ = +2.5V ±0.2V
? VDD = +2.6V ±0.1V, VDDQ = +2.6V ±0.1V (DDR400)
? Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two – one per byte)
? Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
? Differential clock inputs (CK and CK#)
? Commands entered on each positive CK edge
? DQS edge-aligned with data for READs; centeraligned with data for WRITEs
? DLL to align DQ and DQS transitions with CK
? Four internal banks for concurrent operation
? Data mask (DM) for masking write data
(x16 has two – one per byte)
? Programmable burst lengths: 2, 4, or 8
? Auto refresh
– 64ms, 8192-cycle(Commercial and industrial)
– 16ms, 8192-cycle (Automotive)
? Self refresh (not available on AT devices)
? Longer-lead TSOP for improved reliability (OCPL)
? 2.5V I/O (SSTL_2 compatible)
? Concurrent auto precharge option is supported
? tRAS lockout supported (tRAP = tRCD)
產(chǎn)品屬性
- 產(chǎn)品編號:
MT46V128M4BN-5B
- 制造商:
Micron Technology Inc.
- 類別:
集成電路(IC) > 存儲器
- 包裝:
卷帶(TR)
- 存儲器類型:
易失
- 存儲器格式:
DRAM
- 技術(shù):
SDRAM - DDR
- 存儲容量:
512Mb(128M x 4)
- 存儲器接口:
并聯(lián)
- 寫周期時間 - 字,頁:
15ns
- 電壓 - 供電:
2.5V ~ 2.7V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
60-TFBGA
- 供應商器件封裝:
60-FBGA(10x12.5)
- 描述:
IC DRAM 512MBIT PARALLEL 60FBGA
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MT |
21+ |
TSSOP |
50 |
原裝現(xiàn)貨。假一賠十 |
詢價 | ||
MICRON |
23+ |
TSOP66 |
30000 |
代理全新原裝現(xiàn)貨,價格優(yōu)勢 |
詢價 | ||
MICRON |
22+ |
BGA |
5660 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價 | ||
MICRON/美光 |
2022 |
TSOP-66 |
80000 |
原裝現(xiàn)貨,OEM渠道,歡迎咨詢 |
詢價 | ||
MICRON |
21+ |
BGA |
35200 |
一級代理/放心采購 |
詢價 | ||
Micron |
23+ |
66-TSOP |
11923 |
詢價 | |||
MICRON |
22+ |
FBGA |
2789 |
原裝優(yōu)勢!絕對公司現(xiàn)貨! |
詢價 | ||
MICRON/美光 |
23+ |
TSSOP |
12210 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 | ||
Micron |
23+ |
66-TSOP |
65480 |
詢價 | |||
MICRON |
22+ |
FBGA |
200000 |
原裝正品現(xiàn)貨,可開13點稅 |
詢價 |