首頁>MPC603PXXXXXXX>規(guī)格書詳情
MPC603PXXXXXXX中文資料恩智浦數(shù)據(jù)手冊PDF規(guī)格書
MPC603PXXXXXXX規(guī)格書詳情
Features
This section summarizes features of the 603e’s implementation of the PowerPC architecture. Major features
of the 603e are as follows:
? High-performance, superscalar microprocessor
— As many as three instructions issued and retired per clock
— As many as five instructions in execution per clock
— Single-cycle execution for most instructions
— Pipelined FPU for all single-precision and most double-precision operations
? Five independent execution units and two register files
— BPU featuring static branch prediction
— A 32-bit IU
— Fully IEEE 754-compliant FPU for both single- and double-precision operations
— LSU for data transfer between data cache and GPRs and FPRs
— SRU that executes condition register (CR), special-purpose register (SPR) instructions, and
integer add/compare instructions
— Thirty-two GPRs for integer operands
— Thirty-two FPRs for single- or double-precision operands
? High instruction and data throughput
— Zero-cycle branch capability (branch folding)
— Programmable static branch prediction on unresolved conditional branches
— Instruction fetch unit capable of fetching two instructions per clock from the instruction cache
— A six-entry instruction queue that provides lookahead capability
— Independent pipelines with feed-forwarding that reduces data dependencies in hardware
— 16-Kbyte data cache—four-way set-associative, physically addressed; LRU replacement
algorithm
— 16-Kbyte instruction cache—four-way set-associative, physically addressed; LRU replacement
algorithm
— Cache write-back or write-through operation programmable on a per page or per block basis
— BPU that performs CR lookahead operations
— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte
segment size
— A 64-entry, two-way set-associative ITLB
— A 64-entry, two-way set-associative DTLB
— Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks
— Software table search operations and updates supported through fast trap mechanism
— 52-bit virtual address; 32-bit physical address
? Facilities for enhanced system performance
— A 32- or 64-bit split-transaction external data bus with burst transfers
— Support for one-level address pipelining and out-of-order bus transactions
? Integrated power management
— Low-power 2.5/3.3-volt design
— Internal processor/bus clock multiplier that provides 2/1, 2.5/1, 3/1, 3.5/1, 4/1, 4.5/1, 5/1,
5.5/1, and 6/1 ratios
— Three power saving modes: doze, nap, and sleep
— Automatic dynamic power reduction when internal functional units are idle
? In-system testability and debugging features through JTAG boundary-scan capability
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
FREESCALE |
23+ |
BGA |
558 |
原裝正品現(xiàn)貨 |
詢價 | ||
MOTOROLA/摩托羅拉 |
BGA |
899933 |
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
MOT |
BGA |
68900 |
原包原標簽100%進口原裝常備現(xiàn)貨! |
詢價 | |||
MOTOROLA |
22+ |
BGA |
3000 |
原裝正品,支持實單 |
詢價 | ||
MC |
23+ |
CPU |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
FREESCALE |
22+ |
FCCBGA25521S |
2000 |
原裝現(xiàn)貨庫存.價格優(yōu)勢 |
詢價 | ||
24+ |
5000 |
公司存貨 |
詢價 | ||||
FREESCALE |
24+ |
BGA |
36520 |
一級代理/放心采購 |
詢價 | ||
MOT |
23+ |
QFP/BGA |
5000 |
原裝正品,假一罰十 |
詢價 | ||
Freesca |
2020+ |
255CBGA |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 |