首頁(yè)>MPC603E7VEC>規(guī)格書詳情
MPC603E7VEC中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
MPC603E7VEC |
功能描述 | PowerPC 603e? RISC Microprocessor Family:PID7v-603e Hardware Specifications |
文件大小 |
575.42 Kbytes |
頁(yè)面數(shù)量 |
40 頁(yè) |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡(jiǎn)稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-12 17:07:00 |
MPC603E7VEC規(guī)格書詳情
Features
This section summarizes features of the 603e’s implementation of the PowerPC architecture. Major features
of the 603e are as follows:
? High-performance, superscalar microprocessor
— As many as three instructions issued and retired per clock
— As many as five instructions in execution per clock
— Single-cycle execution for most instructions
— Pipelined FPU for all single-precision and most double-precision operations
? Five independent execution units and two register files
— BPU featuring static branch prediction
— A 32-bit IU
— Fully IEEE 754-compliant FPU for both single- and double-precision operations
— LSU for data transfer between data cache and GPRs and FPRs
— SRU that executes condition register (CR), special-purpose register (SPR) instructions, and
integer add/compare instructions
— Thirty-two GPRs for integer operands
— Thirty-two FPRs for single- or double-precision operands
? High instruction and data throughput
— Zero-cycle branch capability (branch folding)
— Programmable static branch prediction on unresolved conditional branches
— Instruction fetch unit capable of fetching two instructions per clock from the instruction cache
— A six-entry instruction queue that provides lookahead capability
— Independent pipelines with feed-forwarding that reduces data dependencies in hardware
— 16-Kbyte data cache—four-way set-associative, physically addressed; LRU replacement
algorithm
— 16-Kbyte instruction cache—four-way set-associative, physically addressed; LRU replacement
algorithm
— Cache write-back or write-through operation programmable on a per page or per block basis
— BPU that performs CR lookahead operations
— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte
segment size
— A 64-entry, two-way set-associative ITLB
— A 64-entry, two-way set-associative DTLB
— Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks
— Software table search operations and updates supported through fast trap mechanism
— 52-bit virtual address; 32-bit physical address
? Facilities for enhanced system performance
— A 32- or 64-bit split-transaction external data bus with burst transfers
— Support for one-level address pipelining and out-of-order bus transactions
? Integrated power management
— Low-power 2.5/3.3-volt design
— Internal processor/bus clock multiplier that provides 2/1, 2.5/1, 3/1, 3.5/1, 4/1, 4.5/1, 5/1,
5.5/1, and 6/1 ratios
— Three power saving modes: doze, nap, and sleep
— Automatic dynamic power reduction when internal functional units are idle
? In-system testability and debugging features through JTAG boundary-scan capability
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MOT |
QFP |
699839 |
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價(jià) | |||
MOT |
589220 |
16余年資質(zhì) 絕對(duì)原盒原盤 更多數(shù)量 |
詢價(jià) | ||||
MOTOROLA |
23+ |
QFP |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
FREESCALE |
22+ |
CQUAD2403131 |
2000 |
原裝現(xiàn)貨庫(kù)存.價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
FREESCALE |
23+ |
NA |
1218 |
原裝正品代理渠道價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
MOT |
24+ |
TQFP240 |
10000 |
自己現(xiàn)貨 |
詢價(jià) | ||
MOTO |
2020+ |
QFP |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
MOTOROLA |
16+ |
QFP |
791 |
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)! |
詢價(jià) | ||
ATMEL |
18 |
QFP |
200 |
進(jìn)口原裝正品優(yōu)勢(shì)供應(yīng) |
詢價(jià) | ||
MOT |
23+ |
QFP |
65480 |
詢價(jià) |