首頁>MPC105EC/D>規(guī)格書詳情

MPC105EC/D中文資料恩XP數(shù)據(jù)手冊PDF規(guī)格書

MPC105EC/D
廠商型號

MPC105EC/D

功能描述

MPC105 PCI Bridge/Memory Controller Hardware Specifications

文件大小

422.34 Kbytes

頁面數(shù)量

24

生產(chǎn)廠商 未知制造商
企業(yè)簡稱

恩XP

中文名稱

未知制造商

數(shù)據(jù)手冊

下載地址一下載地址二

更新時間

2025-6-2 17:38:00

人工找貨

MPC105EC/D價格和庫存,歡迎聯(lián)系客服免費人工找貨

MPC105EC/D規(guī)格書詳情

MPC105 Features

Major features of the MPC105 are as follows:

? Processor interface

— 60x processors supported at a wide range of frequencies

— 32-bit address bus

— Configurable 64- or 32-bit data bus

— Accommodates an upgrade of either an external L2 cache or a secondary processor

— Arbitration for secondary processor on-chip

— Full memory coherency supported

— Pipelining of 60x accesses

— Store gathering on 60x-to-PCI writes

? Secondary (L2) cache control

— Configurable for write-through or write-back operation

— 256K, 512K, 1M sizes

— Up to 4 Gbytes of cacheable space

— Direct-mapped

— Parity supported

— Supports external byte decode or on-chip byte decode for write enables

— Programmable timing supported

— Synchronous burst and asynchronous SRAMs supported

? PCI interface

— Compliant with PCI Local Bus Specification, Revision 2.0

— Supports PCI interlocked accesses to memory using LOCK signal and protocol

— Supports accesses to all PCI address spaces

— Selectable big- or little-endian operation

— Store gathering on PCI writes to memory

— Selectable memory prefetching of PCI read accesses

— Only one external load presented by the MPC105 to the PCI bus

— PCI configuration registers

— Interface operates at 16–33 MHz

— Data buffering (in/out)

— Parity supported

— 3.3 V/5.0 V compatible

? Concurrent transactions on 60x and PCI buses supported

? Memory interface

— Programmable timing supported

— Supports either DRAM or SDRAM

— High bandwidth (64-bit) data bus

— Supports self-refreshing DRAM in sleep and suspend modes

— Supports 1 to 8 banks built of x1, x4, x8, x9, x16, or x18 DRAMs

— Supports PowerPC reference platform-compliant contiguous or discontiguous memory maps

— 1 Gbyte of RAM space, 16 Mbytes of ROM space

— Supports 8-bit asynchronous ROM or 32-/64-bit burst-mode ROM

— Supports writing to Flash ROM

— Configurable external buffer control logic

— Parity supported

— TTL compatible

? Power management

— Fully-static 3.3 V CMOS design

— Supports 60x nap, doze, and sleep power management modes, and suspend mode

? IEEE 1149.1-compliant, JTAG boundary-scan interface

? 304-pin ball grid array (BGA) package

供應商 型號 品牌 批號 封裝 庫存 備注 價格
MOTOROLA
BGA
3350
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價
MOT
23+
BGA
2
原裝正品現(xiàn)貨
詢價
MOTOROLA
22+
BGA
3000
原裝正品,支持實單
詢價
M
QQ咨詢
BGA
231
全新原裝 研究所指定供貨商
詢價
MOTOROLA
BGA
630
正品原裝--自家現(xiàn)貨-實單可談
詢價
MOT
24+
BGA
5000
全新原裝正品,現(xiàn)貨銷售
詢價
MOT
23+
BGA
9526
詢價
MOT
23+
BGA
5000
原裝正品,假一罰十
詢價
MOT
24+
QFP
136
詢價
M
24+
BGA
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價