首頁>MCIMX7D5EVK10SD>規(guī)格書詳情

MCIMX7D5EVK10SD中文資料恩智浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書

MCIMX7D5EVK10SD
廠商型號(hào)

MCIMX7D5EVK10SD

功能描述

i.MX 7Dual Family of Applications Processors Datasheet

文件大小

2.91739 Mbytes

頁面數(shù)量

161

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡稱

nxp恩智浦

中文名稱

恩智浦半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊

下載地址一下載地址二原廠數(shù)據(jù)手冊到原廠下載

更新時(shí)間

2024-11-9 9:10:00

MCIMX7D5EVK10SD規(guī)格書詳情

Features

The i.MX 7Dual family of processors is based on Arm Cortex-A7 MPCore? Platform, which has the

following features:

? Two Arm Cortex-A7 Cores (with TrustZone? technology)

? The core configuration is symmetric, where each core includes:

— 32 KByte L1 Instruction Cache

— 32 KByte L1 Data Cache

— Private Timer and Watchdog

— NEON MPE (media processing engine) coprocessor

The Arm Cortex-A7 Core complex shares:

? General interrupt controller (GIC) with 128 interrupt support

? Global timer

? Snoop control unit (SCU)

? 512 KB unified I/D L2 cache

? Two master AXI bus interfaces output of L2 cache

? Frequency of the core (including NEON and L1 cache), as per Table 9.

? NEON MPE coprocessor

— SIMD Media Processing Architecture

— NEON register file with 32x64-bit general-purpose registers

— NEON Integer execute pipeline (ALU, Shift, MAC)

— NEON dual, single-precision floating point execute pipeline (FADD, FMUL)

— NEON load/store and permute pipeline

The Arm Cortex-M4 platform:

? Cortex-M4 CPU core

? MPU (memory protection unit)

? FPU (floating-point unit)

? 16 KByte instruction cache

? 16 KByte data cache

? 64 KByte TCM (tightly-coupled memory)

The SoC-level memory system consists of the following additional components:

— Boot ROM, including HAB (96 KB)

— Internal multimedia / shared, fast access RAM (256 KB of total OCRAM)

— Secure/nonsecure RAM (32 KB)

? External memory interfaces: The i.MX 7Dual family of processors supports the latest,

high-volume, cost effective DRAM, NOR, and NAND Flash memory standards.

— Up to 32-bit LP-DDR2-1066, DDR3-1066, DDR3L-1066, and LPDDR3-1066

— 8-bit NAND-Flash, including support for Raw MLC/SLC, 2 KB, 4 KB, and 8 KB page size,

BA-NAND, PBA-NAND, LBA-NAND, OneNAND? and others. BCH ECC up to 62 bits.

— 16/32-bit NOR Flash. All EIMv2 pins are muxed on other interfaces.

Each i.MX 7Dual processor enables the following interfaces to external devices (some of them are muxed

and not available simultaneously):

? Displays—Available interfaces.

— One parallel 24-bit display port

— One EPD port

— One MIPI DSI port

? Camera sensors:

— One parallel Camera port (up to 24 bit and up to 133 MHz peak)

— One MIPI-CSI port

? Expansion cards:

— Three MMC/SD/SDIO card ports all supporting the following. Moreover, the third port can

support HS400.

– 1-bit or 4-bit transfer mode specifications for SD and SDIO cards, up to 208 MHz

– 1-bit, 4-bit, or 8-bit transfer mode specifications for MMC cards up to 200 MHz in both

SDR and DDR modes, including HS200 and HS400 DDR modes

? USB:

— Two high-speed (HS) USB 2.0 OTG (Up to 480 Mbps), with integrated HS USB PHY

— One high-speed USB 2.0 (480 Mbps) host with integrated HSIC USB (high-speed inter-chip

USB) PHY

? Expansion PCI Express port (PCIe) v. 2.1 one lane

— PCI Express (Gen 2.0) dual mode complex, supporting root complex operations and endpoint

operations. Uses x1 PHY configuration.

? Miscellaneous IPs and interfaces:

— Three instances of SAI supporting up to three I2S and AC97 ports

— Seven UARTs, up to 4.0 Mbps:

– Providing RS232 interface

– Supporting 9-bit RS485 Multidrop mode

— Four eCSPI (Enhanced CSPI)

— Four I2C, supporting 400 kbps

— Two 1-gigabit Ethernet controllers (designed to be compatible with IEEE Std 1588),

10/100/1000 Mbps with AVB support

— Four pulse width modulators (PWM)

— System JTAG controller (SJC)

— GPIO with interrupt capabilities

— 8x8 key pad port (KPP)

— One quad SPI

— Four watchdog timers (WDOG)

— One (12 x 12 mm) or two (19 x 19 mm) 2-channel, 12-bit analog-to-digital converters

(ADC)—effective number of bits (ENOB) can vary (typically 9–10 bits) depending on the

system implementation and the condition of the power/ground noise condition

The i.MX 7Dual family of processors integrates advanced power management unit and controllers:

? PMU (power-management unit), multiple LDO supplies, for on-chip resources

? Temperature sensor for monitoring the die temperature

? Software state retention and power gating for Arm and NEON

? Support for various levels of system power modes

? Flexible clock gating control scheme

The i.MX 7Dual family of processors uses dedicated hardware accelerators to meet the targeted

multimedia performance. The use of hardware accelerators is a key factor in obtaining high performance

at low power consumption numbers, while having the CPU core relatively free for performing other tasks.

The i.MX 7Dual family of processors incorporates the following hardware accelerators:

? PXP—PiXel processing pipeline for imagine resize, rotation, overlay and CSC. Off loading key

pixel processing operations are required to support the LCD and EPDC display applications.

? EPDC—Low-power, high-performance, direct-drive, active-matrix electrophoretic display

controller, specifically designed to drive E Ink EPD panels.

Security functions are implemented by the following hardware:

? Arm TrustZone technology including separation of interrupts and memory mapping

? SJC—System JTAG Controller. Protecting JTAG from debug port attacks by regulating or

blocking the access to the system debug features.

? CAAM—Cryptographic Acceleration and Assurance Module, containing cryptographic and hash

engines, 32 KB secure RAM, and true and pseudo random number generator.

? SNVS—Secure Non-Volatile Storage, including secure real time clock

? CSU—Central Security Unit. Responsible for setting comprehensive security policy of the device.

Configured during boot and by eFuses and determines the security-level operation mode as well as

the TrustZone policy.

? HAB—High Assurance Boot—HABv4 with the new embedded enhancements: SHA-256,

2048-bit RSA key, SRK revocation mechanism, warm boot, CSU, and TrustZone initialization.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
NXP
BGA
6000
原裝現(xiàn)貨,長期供應(yīng),終端可賬期
詢價(jià)
NXP(恩智浦)
23+
N/A
589610
新到現(xiàn)貨 原廠一手貨源 價(jià)格秒殺代理!
詢價(jià)
NXP
22+
BGA
28600
只做原裝正品現(xiàn)貨假一賠十一級代理
詢價(jià)
NXP(恩智浦)
2021/2022+
N/A
6000
原廠原裝現(xiàn)貨訂貨價(jià)格優(yōu)勢終端BOM表可配單提供樣品
詢價(jià)
NXP(恩智浦)
21+
6000
只做原裝正品,賣元器件不賺錢交個(gè)朋友
詢價(jià)
NXP(恩智浦)
24+
N/A
20000
原裝進(jìn)口正品
詢價(jià)
FREESCALE
23+
原裝正品現(xiàn)貨
10000
BGA
詢價(jià)
FREESCALE
21+
BGA541
9866
詢價(jià)
NXP(恩智浦)
22+
NA
6000
原廠原裝現(xiàn)貨
詢價(jià)
NXP(恩智浦)
2021+
TFBGA-488(12x12)
499
詢價(jià)