首頁>LMK1D1212IL>規(guī)格書詳情

LMK1D1212IL中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

LMK1D1212IL
廠商型號(hào)

LMK1D1212IL

功能描述

LMK1D210xL Ultra Low Additive Jitter LVDS Buffer

文件大小

2.47174 Mbytes

頁面數(shù)量

46

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI德州儀器

中文名稱

美國德州儀器公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-23 9:02:00

LMK1D1212IL規(guī)格書詳情

1 Features

? High-performance LVDS clock buffer family: up to

2GHz

– Dual 1:2 differential buffer

– Dual 1:4 differential buffer

– Dual 1:6 differential buffer

– Dual 1:8 differential buffer

? Supply voltage: 1.71V to 3.465V

? Dual output common mode voltage operation:

– Output common mode voltage: 0.7V at 1.8V

supply voltage.

– Output common mode voltage: 1.2V at 2.5V/

3.3V supply voltage

? Low additive jitter:

– < 17fs RMS typical in 12kHz to

20MHz at 1250.25MHz

– < 22fs RMS typical in 12kHz to

20MHz at 625MHz

– < 60fs RMS maximum in 12kHz to

20MHz at 156.25MHz

– Very low phase noise floor: -164dBc/Hz (typical

at 156.25MHz)

? Very low propagation delay: < 575ps maximum

? Output skew:

– 15ps maximum (LMK1D2102, LMK1D2104)

– 20ps maximum (LMK1D2106, LMK1D2106)

? Part to Part skew: 150ps

? High-swing LVDS (boosted mode): 500mV VOD

typical when AMP_SELA, AMP_SELB= Floating

? Bank enable/disable using AMP_SELA and

AMP_SELB Section 8.4.1

? Fail-safe input operation

? Universal inputs accept LVDS, LVPECL, LVCMOS,

HCSL and CML signal levels

? LVDS reference voltage, VAC_REF, available for

capacitive-coupled inputs

? Extended industrial temperature range: –40°C to

105°C

2 Applications

? Telecommunications and networking

? Medical imaging

? Test and measurement

? Wireless infrastructure

? Pro audio, video and signage

3 Description

The LMK1D210xL is a low noise dual clock buffer

which distributes one input to a maximum of 2

(LMK1D2102L), 4 (LMK1D2104L), 6 (LMK1D2106L)

or 8 (LMK1D2108L) LVDS outputs. The inputs can

either be LVDS, LVPECL, HCSL, CML, or LVCMOS.

The LMK1D210xL is specifically designed for driving

50Ω transmission lines. When driving inputs in singleended

mode, apply the appropriate bias voltage to the

unused negative input pin (see Figure 8-8).

LMK1D210xL buffer offers two output common mode

operation (0.7V and 1.2V) for different operating

supply. The device provides flexibility in design for

DC-coupled mode applications.

AMP_SELA / AMP_SELB control pin can be used

to select different output amplitude LVDS (350mV)

or boosted LVDS (500mV). In addition to amplitude

selection, outputs can be disabled using the same pin.

The part also supports Fail-Safe Input function for

clock and digital input pins. The device further

incorporates an input hysteresis which prevents

random oscillation of the outputs in the absence of

an input signal.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
TI
24+
VQFN48
10000
一級代理保證進(jìn)口原裝正品現(xiàn)貨假一罰十價(jià)格合理
詢價(jià)
TI
22+
VQFN48
10000
原裝正品,渠道現(xiàn)貨
詢價(jià)
TI(德州儀器)
VQFN-48(7x7)
原裝元器件供應(yīng)配套服務(wù)商
12580
詢價(jià)
TI(德州儀器)
2405+
Original
50000
只做原裝優(yōu)勢現(xiàn)貨庫存,渠道可追溯
詢價(jià)
TI
24+
con
315063
優(yōu)勢庫存,原裝正品
詢價(jià)
TI
23+
VQFN16
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
TI
22+
NA
37
原裝正品支持實(shí)單
詢價(jià)
TI
22+
16-VQFN
5000
全新原裝,力挺實(shí)單
詢價(jià)
TI(德州儀器)
23+
VQFN40(6x6)
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
TI(德州儀器)
23+
VQFN40(6x6)
3238
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對接
詢價(jià)