首頁>LMK04714QPAPTQ1>規(guī)格書詳情
LMK04714QPAPTQ1中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
LMK04714QPAPTQ1 |
功能描述 | LMK04714-Q1 Automotive Grade Ultra-Low-Noise JESD204B/C Dual-Loop Clock Jitter Cleaner |
絲印標(biāo)識 | |
封裝外殼 | HTQFP |
文件大小 |
3.15647 Mbytes |
頁面數(shù)量 |
116 頁 |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡稱 |
TI【德州儀器】 |
中文名稱 | 美國德州儀器公司官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-2-28 16:45:00 |
人工找貨 | LMK04714QPAPTQ1價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
LMK04714QPAPTQ1規(guī)格書詳情
1 Features
? AEC-Q100 Grade 1: –40°C to 125°C
? Maximum clock output frequency: 3255 MHz
? Multi-mode: dual PLL, single PLL, and clock
distribution
? 6-GHz external VCO or distribution input
? Ultra-low noise, at 2500 MHz:
– 54-fs RMS jitter (12 kHz to 20 MHz)
– 64-fs RMS jitter (100 Hz to 20 MHz)
– –157.6-dBc/Hz noise floor
? Ultra-low noise, at 3200 MHz:
– 61-fs RMS jitter (12 kHz to 20 MHz)
– 67-fs RMS jitter (100 Hz to 100 MHz)
– –156.5-dBc/Hz noise floor
? PLL2
– PLL FOM of –230 dBc/Hz
– PLL 1/f of –128 dBc/Hz
– Phase detector rate up to 320 MHz
– Two integrated VCOs: 2440 to 2600 MHz
and 2945 to 3255 MHz
? Up to 14 differential device clocks
– CML, LVPECL, LCPECL, HSDS, LVDS, and
2xLVCMOS programmable outputs
? Up to 1 buffered VCXO/XO output
– LVPECL, LVDS, 2xLVCMOS programmable
? 1-1023 CLKOUT integer divider
? 1-8191 SYSREF integer divider
? 25-ps step analog delay for SYSREF clocks
? Digital delay and dynamic digital delay for device
clocks and SYSREF
? Holdover mode with PLL1
? 0-delay with PLL1 or PLL2
? High Reliability
– Controlled Baseline
– One Assembly/Test Site
– One Fabrication Site
– Extended Product Life Cycle
– Extended Product-Change Notification
– Product Traceability
2 Applications
? Automotive Radar
? Data Converter Clocking
? LIDAR
3 Description
The LMK04714-Q1 is a high performance clock
conditioner with JEDEC JESD204B/C support for
space applications.
The 14 clock outputs from PLL2 can be configured
to drive seven JESD204B/C converters or other logic
devices using device and SYSREF clocks. SYSREF
can be provided using both DC and AC coupling.
Not limited to JESD204B/C applications, each of the
14 outputs can be individually configured as highperformance
outputs for traditional clocking systems.
This device can be configured for operation in dual
PLL, single PLL, or clock distribution modes with or
without SYSREF generation or reclocking. PLL2 may
operate with either internal or external VCO.
The high performance combined with features like the
ability to trade off between power and performance,
dual VCOs, dynamic digital delay, and holdover allows
to provide flexible high performance clocking trees.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
22+ |
64WQFN |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
NS |
22+ |
LLP |
3000 |
原裝正品,支持實單 |
詢價 | ||
Texas |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
TI |
23+ |
QFN |
3200 |
正規(guī)渠道,只有原裝! |
詢價 | ||
TI |
12+ |
QFN |
20 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
TI |
2024+ |
WQFN-64 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
TI/德州儀器 |
23+ |
QFN |
1500 |
只供應(yīng)原裝正品 歡迎詢價 |
詢價 | ||
TI/德州儀器 |
22+ |
QFN64 |
9000 |
原裝正品 |
詢價 | ||
TI(德州儀器) |
1942+ |
WQFN-64(9x9) |
2532 |
向鴻只做原裝,倉庫庫存優(yōu)勢數(shù)量請確認(rèn) |
詢價 | ||
TI(德州儀器) |
23+ |
QFN64EP(9x9) |
2181 |
原裝現(xiàn)貨,免費供樣,技術(shù)支持,原廠對接 |
詢價 |