首頁(yè)>IDT72V36110L15BBI>規(guī)格書詳情
IDT72V36110L15BBI中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
IDT72V36110L15BBI |
功能描述 | 3.3 VOLT HIGH-DENSITY SUPERSYNC II??36-BIT FIFO |
文件大小 |
470.5 Kbytes |
頁(yè)面數(shù)量 |
48 頁(yè) |
生產(chǎn)廠商 | Integrated Device Technology, Inc. |
企業(yè)簡(jiǎn)稱 |
IDT |
中文名稱 | Integrated Device Technology, Inc.官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-19 18:31:00 |
IDT72V36110L15BBI規(guī)格書詳情
DESCRIPTION:
The IDT72V36100/72V36110 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:
? Flexible x36/x18/x9 Bus-Matching on both read and write ports
? The period required by the retransmit operation is fixed and short.
? The first word data latency period, from the time the first word is
written to an empty FIFO to the time it can be read, is fixed and short.
? Asynchronous/Synchronous translation on the read or write ports
? High density offerings up to 4 Mbit
FEATURES:
? Choose among the following memory organizations:
IDT72V36100 - 65,536 x 36
IDT72V36110 - 131,072 x 36
? Higher density, 2Meg and 4Meg SuperSync II FIFOs
? Up to 166 MHz Operation of the Clocks
? User selectable Asynchronous read and/or write ports (PBGA Only)
? User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
? Big-Endian/Little-Endian user selectable byte representation
? 5V input tolerant
? Fixed, low first word latency
? Zero latency retransmit
? Auto power down minimizes standby power consumption
? Master Reset clears entire FIFO
? Partial Reset clears data, but retains programmable settings
? Empty, Full and Half-Full flags signal FIFO status
? Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
? Selectable synchronous/asynchronous timing modes for Almost
Empty and Almost-Full flags
? Program programmable flags by either serial or parallel means
? Select IDT Standard timing (using EF and FF flags) or First Word
Fall Through timing (using OR and IR flags)
? Output enable puts data outputs into high impedance state
? Easily expandable in depth and width
? JTAG port, provided for Boundary Scan function (PBGA Only)
? Independent Read and Write Clocks (permit reading and writing
simultaneously)
? Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
? Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/
72V3670/72V3680/72V3690) family
? High-performance submicron CMOS technology
? Industrial temperature range (–40°C to +85°C) is available
? Green parts available, see ordering information
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
24+ |
500000 |
行業(yè)低價(jià),代理渠道 |
詢價(jià) | |||
IDT |
23+ |
QFP |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售 |
詢價(jià) | ||
IDT |
QFP |
3350 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) | |||
IDT |
24+ |
TQFP |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
IDT |
23+ |
128TQFP |
9526 |
詢價(jià) | |||
IDT |
23+ |
QFP |
8000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
IDT |
23+ |
QFP128 |
25017 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | ||
IDT |
24+ |
QFP |
6980 |
原裝現(xiàn)貨,可開(kāi)13%稅票 |
詢價(jià) | ||
IDT |
2138+ |
QFP |
8960 |
專營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
IDT |
24+ |
QFP |
15 |
詢價(jià) |