首頁(yè)>IDT72281L15PFI>規(guī)格書詳情
IDT72281L15PFI中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
IDT72281L15PFI |
功能描述 | CMOS SuperSync FIFO |
文件大小 |
277.66 Kbytes |
頁(yè)面數(shù)量 |
26 頁(yè) |
生產(chǎn)廠商 | Integrated Device Technology, Inc. |
企業(yè)簡(jiǎn)稱 |
IDT |
中文名稱 | Integrated Device Technology, Inc.官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-9 20:18:00 |
人工找貨 | IDT72281L15PFI價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
IDT72281L15PFI規(guī)格書詳情
DESCRIPTION:
The IDT72281/72291 are exceptionally deep, high speed, CMOS First-InFirst-Out (FIFO) memories with clocked read and write controls. These FIFOs offer numerous improvements over previous SuperSync FIFOs, including the following:
? The limitation of the frequency of one clock input with respect to the other has been removed. The Frequency Select pin (FS) has been removed, thus it is no longer necessary to select which of the two clock inputs, RCLK or WCLK, is running at the higher frequency.
? The period required by the retransmit operation is now fixed and short.
? The first word data latency period, from the time the first word is written to an empty FIFO to the time it can be read, is now fixed and short. (The variable clock cycle counting delay associated with the latency period found on previous SuperSync devices has been eliminated on this SuperSync family.) SuperSync FIFOs are particularly appropriate for network, video, telecommunications, data communications and other applications that need to buffer large amounts of data.
FEATURES:
? Choose among the following memory organizations:
IDT72281 65,536 x 9
IDT72291 131,072 x 9
? Pin-compatible with the IDT72261LA/72271LA SuperSync FIFOs
? 10ns read/write cycle time (6.5ns access time)
? Fixed, low first word data latency time
? Auto power down minimizes standby power consumption
? Master Reset clears entire FIFO
? Partial Reset clears data, but retains programmable settings
? Retransmit operation with fixed, low first word data latency time
? Empty, Full and Half-Full flags signal FIFO status
? Programmable Almost-Empty and Almost-Full flags, each flag can default to one of two preselected offsets
? Program partial flags by either serial or parallel means
? Select IDT Standard timing (using EF and FF flags) or First Word Fall Through timing (using OR and IR flags)
? Output enable puts data outputs into high impedance state
? Easily expandable in depth and width
? Independent Read and Write clocks (permit reading and writing simultaneously)
? Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64- pin Slim Thin Quad Flat Pack (STQFP)
? High-performance submicron CMOS technology
? Industrial temperature range (-40°C to +85°C) is available
產(chǎn)品屬性
- 型號(hào):
IDT72281L15PFI
- 功能描述:
IC FIFO 32768X18 LP 15NS 64QFP
- RoHS:
否
- 類別:
集成電路(IC) >> 邏輯 - FIFO
- 系列:
7200
- 標(biāo)準(zhǔn)包裝:
15
- 系列:
74F
- 功能:
異步
- 存儲(chǔ)容量:
256(64 x 4)
- 數(shù)據(jù)速率:
-
- 訪問時(shí)間:
-
- 電源電壓:
4.5 V ~ 5.5 V
- 工作溫度:
0°C ~ 70°C
- 安裝類型:
通孔
- 封裝/外殼:
24-DIP(0.300,7.62mm)
- 供應(yīng)商設(shè)備封裝:
24-PDIP
- 包裝:
管件
- 其它名稱:
74F433
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
23+ |
64TQFP(14X14 |
9526 |
詢價(jià) | |||
IDT |
24+ |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | |||
IDT |
24+ |
TQFP64 |
83 |
詢價(jià) | |||
IDT |
23+ |
QFP |
715 |
原裝正品代理渠道價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
IDT |
20+ |
QFP |
67500 |
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開原型號(hào)增稅票 |
詢價(jià) | ||
IDT |
09+ |
TQFP/64 |
83 |
原裝現(xiàn)貨海量庫(kù)存歡迎咨詢 |
詢價(jià) | ||
IDT |
2025+ |
TQFP |
3550 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價(jià) | ||
IDT |
23+ |
QFP |
10000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | ||
IDT |
22+ |
64TQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
IDT |
21+ |
64TQFP |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) |