首頁>HIP7010B>規(guī)格書詳情

HIP7010B中文資料Intersil數(shù)據(jù)手冊(cè)PDF規(guī)格書

HIP7010B
廠商型號(hào)

HIP7010B

功能描述

J1850 Byte Level Interface Circuit

文件大小

106.41 Kbytes

頁面數(shù)量

20

生產(chǎn)廠商 Intersil Corporation
企業(yè)簡(jiǎn)稱

Intersil

中文名稱

Intersil Corporation官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-3-4 9:18:00

人工找貨

HIP7010B價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

HIP7010B規(guī)格書詳情

Description

The Intersil HIP7010, J1850 Byte Level Interface Circuit, is a member of the Intersil family of low-cost multiplexed wiring ICs. The integrated functions of the HIP7010 provide the system designer with components key to building a “Class B” multiplexed communications network interface, which fully conforms to the VPW Multiplexed Wiring protocol specified in the SAE J1850 Standard.

Features

? Fully Supports VPW (Variable Pulse Width) Messaging Practices of SAE J1850 Standard for Class B Data Communications Network Interface - 3-Wire, High-Speed, Synchronous, Serial Interface

? Reduces Wiring Overhead

? Directly Interfaces with 68HC05 and 68HC11 Style SPI Ports

? 1MHz, 8-Bit Transfers Between Host and HIP7010 Minimize Host Service Requirements

? Automatically Transmits Properly Framed Messages

? Prepends SOF to First Byte and Appends CRC to Last Byte

? Fail-Safe Design Including, Slow Clock Detection Circuitry, Prevents J1850 Bus Lockup Due to System Errors or Loss of Input Clock

? Automatic Collision Detection

? End of Data (EOD), Break, Idle Bus, and Invalid Symbol (Noise/Illegal Symbols) Detection

? Supports In-Frame Responses with Generation of Normalization Bits (NB) for Type 1, Type 2, and Type 3 Messages

? Wait-For-Idle Mode Reduces Host Overhead During Non-Applicable Messages

? Status Register Flags Provide Information on Current Status of J1850 Bus

? Serial I/O Pins are Active Only During Transfers - Bus Available for Other Devices 95 of the Time

? TEST Pin Provides Built-in-Test Capabilities for In-System Diagnostics and Factory Testing

? High Speed (4X) Receive Mode for Production and Diagnostic Testing/Programming

? Operates with Wide Range of Input Clock Frequencies

? Power-Saving Power-Down Mode

? Full -40oC to +125oC Operating Range

? Single 3.0V to 6.0V Supply

產(chǎn)品屬性

  • 型號(hào):

    HIP7010B

  • 制造商:

    INTERSIL

  • 制造商全稱:

    Intersil Corporation

  • 功能描述:

    J1850 Byte Level Interface Circuit

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
HAR
22+
SOP14
14008
原裝正品
詢價(jià)
HARRIS
05+
原廠原裝
4311
只做全新原裝真實(shí)現(xiàn)貨供應(yīng)
詢價(jià)
INTERSIL
2025+
SOP14
3720
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價(jià)
INTERSIL
23+
SOP
9280
價(jià)格優(yōu)勢(shì)/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來電查詢
詢價(jià)
INTERSIL
2022
SOP
80000
原裝現(xiàn)貨,OEM渠道,歡迎咨詢
詢價(jià)
INTERSIL
23+
SOP14
10238
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
INTERSIL
23+
原裝正品現(xiàn)貨
10000
SOP14
詢價(jià)
INTERSIL
23+
SOP14
3000
原裝正品假一罰百!可開增票!
詢價(jià)
INTERSIL
2015+
SOP14
19889
一級(jí)代理原裝現(xiàn)貨,特價(jià)熱賣!
詢價(jià)
INTEL
23+
SOP14
35890
詢價(jià)