首頁>HD74HCT563FPEL>規(guī)格書詳情
HD74HCT563FPEL中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書
HD74HCT563FPEL規(guī)格書詳情
Description
When the latch enable (LE) input is high, the Q outputs of HD74HCT563 will follow the inversion of the D inputs and the Q outputs of HD74HCT573 will follow the D inputs. When the latch enable goes low, data at the D inputs will be retained at the outputs until latch enable returns high again. When a high logic level is applied to the output control input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.
Features
? LSTTL Output Logic Level Compatibility as well as CMOS Output Compatibility
? High Speed Operation: tpd (Data to Q, Q) = 13 ns typ (CL = 50 pF)
? High Output Current: Fanout of 15 LSTTL Loads
? Wide Operating Voltage: VCC = 4.5 to 5.5 V
? Low Input Current: 1 μA max
? Low Quiescent Supply Current: ICC (static) = 4 μA max (Ta = 25°C)
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
HIT |
23+ |
SOP20 |
20000 |
全新原裝假一賠十 |
詢價 | ||
HD |
23+ |
NA/ |
19 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
HIT |
23+ |
SOP20 |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
HITACHI |
DIP20 |
9500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
HIT |
2023+ |
SOP20 |
4165 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價 | ||
HIT |
01+ |
SOP20 |
2550 |
全新原裝進口自己庫存優(yōu)勢 |
詢價 | ||
HITACHI |
2016+ |
DIP20 |
5562 |
只做進口原裝現(xiàn)貨!或訂貨!假一賠十! |
詢價 | ||
HIT |
2015+ |
SOP20 |
19889 |
一級代理原裝現(xiàn)貨,特價熱賣! |
詢價 | ||
HIT |
23+ |
SOP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價 | ||
HITACHI |
22+ |
SOP |
6550 |
絕對原裝公司現(xiàn)貨! |
詢價 |