首頁(yè)>HD74HC259RPEL>規(guī)格書(shū)詳情
HD74HC259RPEL中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
HD74HC259RPEL規(guī)格書(shū)詳情
Description
The HD74HC259 has a single data input (D), 8 latch outputs (Q0-Q7), 3 address inputs (A, B, and C), a common enable input (E), and a common clear input. To operate this device as an addressable latch, data is held on the D input, and the address of the latch into which the data is to be entered is held on the A, B and C inputs. When enable is taken low the data flows through to the addressed output. The data is stored when enable transitions from low to high. All unaddressed latches will remain unaffected. With enable in the high state the device is deselected, and all latches remain in their previous state, unaffected by changes on the data or address inputs. To eliminate the possibility of entering erroneous data into the latches, the enable should be held high (inactive) while the address lines are changing.
Features
? High Speed Operation: tpd (Data to Output) = 16 ns typ (CL = 50 pF)
? High Output Current: Fanout of 10 LSTTL Loads
? Wide Operating Voltage: VCC = 2 to 6 V
? Low Input Current: 1 μA max
? Low Quiescent Supply Current: ICC (static) = 4 μA max (Ta = 25°C)
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HIT |
21+ |
SOP |
250 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
HITACHI/日立 |
24+ |
SOP20 |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
HITACHISEMICONDUCTOR |
23+ |
NA |
4476 |
專做原裝正品,假一罰百! |
詢價(jià) | ||
RENESAS |
SOP5.2 |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
RENESAS |
23+ |
SOP |
7000 |
絕對(duì)全新原裝!100%保質(zhì)量特價(jià)!請(qǐng)放心訂購(gòu)! |
詢價(jià) | ||
HIT |
24+ |
DIP |
1250 |
詢價(jià) | |||
HITACHI/日立 |
1535+ |
3990 |
詢價(jià) | ||||
HIT |
21+ |
SOP |
12588 |
原裝正品,自己庫(kù)存 假一罰十 |
詢價(jià) | ||
PENESAS |
24+ |
SOP |
25500 |
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價(jià)銷售 |
詢價(jià) | ||
HITACHI |
2023+ |
SOP-20 |
50000 |
原裝現(xiàn)貨 |
詢價(jià) |