首頁(yè)>GAL20V8B-7LP>規(guī)格書詳情

GAL20V8B-7LP中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書

GAL20V8B-7LP
廠商型號(hào)

GAL20V8B-7LP

功能描述

High Performance E2CMOS PLD Generic Array Logic

文件大小

308.03 Kbytes

頁(yè)面數(shù)量

23 頁(yè)

生產(chǎn)廠商 Lattice Semiconductor
企業(yè)簡(jiǎn)稱

Lattice萊迪思

中文名稱

萊迪思半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-3 18:28:00

GAL20V8B-7LP規(guī)格書詳情

Description

The GAL20V8C, at 5ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed performance available in the PLD market. High speed erase times (<100ms) allow the devices to be reprogrammed quickly and efficiently.

The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. An important subset of the many architecture configurations possible with the GAL20V8 are the PAL architectures listed in the table of the macrocell description section. GAL20V8 devices are capable of emulating any of these PAL architectures with full function/fuse map/parametric compatibility.

Features

? HIGH PERFORMANCE E2CMOS? TECHNOLOGY

— 5 ns Maximum Propagation Delay

— Fmax = 166 MHz

— 4 ns Maximum from Clock Input to Data Output

— UltraMOS? Advanced CMOS Technology

? 50 to 75 REDUCTION IN POWER FROM BIPOLAR

— 75mA Typ Icc on Low Power Device

— 45mA Typ Icc on Quarter Power Device

? ACTIVE PULL-UPS ON ALL PINS

? E2 CELL TECHNOLOGY

— Reconfigurable Logic

— Reprogrammable Cells

— 100 Tested/100 Yields

— High Speed Electrical Erasure (<100ms)

— 20 Year Data Retention

? EIGHT OUTPUT LOGIC MACROCELLS

— Maximum Flexibility for Complex Logic Designs

— Programmable Output Polarity

— Also Emulates 24-pin PAL? Devices with Full Function/Fuse Map/Parametric Compatibility

? PRELOAD AND POWER-ON RESET OF ALL REGISTERS

— 100 Functional Testability

? APPLICATIONS INCLUDE:

— DMA Control

— State Machine Control

— High Speed Graphics Processing

— Standard Logic Speed Upgrade

產(chǎn)品屬性

  • 型號(hào):

    GAL20V8B-7LP

  • 功能描述:

    SPLD - 簡(jiǎn)單可編程邏輯器件 HI PERF E2CMOS PLD

  • RoHS:

  • 制造商:

    Texas Instruments

  • 邏輯系列:

    TICPAL22V10Z

  • 大電池?cái)?shù)量:

    10

  • 最大工作頻率:

    66 MHz

  • 延遲時(shí)間:

    25 ns

  • 工作電源電壓:

    4.75 V to 5.25 V

  • 電源電流:

    100 uA

  • 最大工作溫度:

    + 75 C

  • 最小工作溫度:

    0 C

  • 安裝風(fēng)格:

    Through Hole

  • 封裝/箱體:

    DIP-24

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
LATTICE
21+
DIP24
1638
只做原裝正品,不止網(wǎng)上數(shù)量,歡迎電話微信查詢!
詢價(jià)
LAT
21+
標(biāo)準(zhǔn)封裝
27
進(jìn)口原裝,訂貨渠道!
詢價(jià)
LATTICE
24+
DIP24
2650
原裝優(yōu)勢(shì)!絕對(duì)公司現(xiàn)貨
詢價(jià)
LATTICE
21+
DIP24
35
原裝現(xiàn)貨假一賠十
詢價(jià)
LATTICE
22+
NA
3000
絕對(duì)全新原裝現(xiàn)貨
詢價(jià)
LATTICESEMI
23+
PDIP
11888
專做原裝正品,假一罰百!
詢價(jià)
LATTE/萊迪斯
23+
NA/
3284
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開(kāi)票
詢價(jià)
LATTICE
2023+
DIP24
80000
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品
詢價(jià)
Lattice
DIP
68900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價(jià)
LATTICE/萊迪斯
1948+
DIP24
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)