首頁(yè)>EV-ADF4378SD1Z>規(guī)格書詳情
EV-ADF4378SD1Z中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
EV-ADF4378SD1Z |
功能描述 | Microwave Wideband Synthesizer with Integrated VCO and Deterministic General- Purpose Pulse Retimer |
文件大小 |
4.66929 Mbytes |
頁(yè)面數(shù)量 |
85 頁(yè) |
生產(chǎn)廠商 | Analog Devices |
企業(yè)簡(jiǎn)稱 |
AD【亞德諾】 |
中文名稱 | 亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-22 23:00:00 |
相關(guān)芯片規(guī)格書
更多EV-ADF4378SD1Z規(guī)格書詳情
GENERAL DESCRIPTION
The ADF4378 is a high performance, ultra-low jitter, integer-N
phased locked loop (PLL) with an integrated voltage controlled
oscillator (VCO) and system reference (SYSREF) retimer ideally
suited for data converter and mixed signal front end (MxFE) clock
applications. The high performance PLL has a ?239 dBc/Hz: normalized
in-band phase noise floor, ultra-low 1/f noise, and a high
phase/frequency detector (PFD) frequency that can achieve ultralow
in-band noise and integrated jitter. The fundamental VCO and
output divider of the ADF4378 generate frequencies from 800 MHz
to 12.8 GHz. The ADF4378 integrates all necessary power-supply
bypass capacitors, which saves board space on compact boards.
For multiple data converter and MxFE clock applications, the
ADF4378 simplifies clock alignment and calibration routines required
with other clock solutions by implementing the automatic
reference to output synchronization feature, the matched reference
to output delays across process, voltage, and temperature feature,
and the less than ±0.1 ps, jitter free reference to output delay
adjustment capability feature.
FEATURES
? Output frequency range: 800 MHz to 12.8 GHz
? Jitter = 18 fsRMS (integration bandwidth: 100 Hz to 100 MHz)
? Jitter = 27 fsRMS (ADC SNR method)
? Wideband noise floor: ?160 dBc/Hz at 12 GHz
? Retimed LVDS SYSREF output
? General-purpose pulse retimer for SYSREF, SYNC, and MCS
applications
? PLL specifications
? ?239 dBc/Hz: normalized in-band phase noise floor
? ?147 dBc/Hz: normalized in-band 1/f phase noise floor
? Phase detector frequency up to 500 MHz
? Reference input frequency up to 1000 MHz
? Typical spurious fPFD: ?95 dBc PFD at fOUT = 12 GHz
? Reference input to output delay specifications
? Device-to-device standard deviation: 3 ps
? Temperature coefficient: 0.03 ps/°C
? Adjustment step size: < ±0.1 ps
? Multichip output phase alignment
? 3.3 V and 5 V power supplies
? Available in 48-lead, 7 mm × 7 mm LGA package
APPLICATIONS
? High performance data converter and MxFE clocking
? Wireless infrastructure (MC-GSM, 5G)
? Test and measurement
? FPGA with integrated data converters
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI(亞德諾) |
23+ |
7350 |
原裝進(jìn)口,原廠直銷!當(dāng)天可交貨,支持原型號(hào)開(kāi)票! |
詢價(jià) | |||
ADI(亞德諾) |
23+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
ADI/亞德諾 |
23+ |
SMD |
39 |
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!! |
詢價(jià) | ||
ADI |
24+ |
SMD |
5500 |
ADI一級(jí)代理商絕對(duì)進(jìn)口原裝假一賠十 |
詢價(jià) | ||
ADI/亞德諾 |
20+ |
EvaluationBoard |
33680 |
ADI全新原裝-可開(kāi)原型號(hào)增稅票 |
詢價(jià) | ||
ADI/亞德諾 |
22+ |
66900 |
原封裝 |
詢價(jià) | |||
ADI/亞德諾 |
2406+ |
650 |
誠(chéng)信經(jīng)營(yíng)!進(jìn)口原裝!量大價(jià)優(yōu)! |
詢價(jià) | |||
ADI/亞德諾 |
23+ |
EB/PCB |
3000 |
只做原裝正品,假一賠十 |
詢價(jià) | ||
ADI(亞德諾)/LINEAR |
2117+ |
- |
315000 |
1個(gè)/袋一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排 |
詢價(jià) | ||
ANALOG DEVICES |
24+ |
con |
10000 |
查現(xiàn)貨到京北通宇商城 |
詢價(jià) |