EP2S90中文資料阿爾特?cái)?shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
EP2S90 |
功能描述 | Stratix II Device Family |
文件大小 |
2.89725 Mbytes |
頁面數(shù)量 |
238 頁 |
生產(chǎn)廠商 | Altera Corporation |
企業(yè)簡(jiǎn)稱 |
Altera【阿爾特】 |
中文名稱 | 阿爾特拉公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-6 22:58:00 |
人工找貨 | EP2S90價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多EP2S90規(guī)格書詳情
This datasheet describes configuration devices for SRAM-based look-up table (LUT) devices.
Features
Configuration devices for SRAM-based LUT devices offer the following features:
■ Configures Altera ACEX? 1K, APEX? 20K (including APEX 20K, APEX 20KC, and APEX 20KE), APEX II, Arria? GX, Cyclone?, Cyclone II, FLEX? 10K (including FLEX 10KE and FLEX 10KA) Mercury?, Stratix?, Stratix GX, Stratix II, and Stratix II GX devices
■ Easy-to-use four-pin interface
■ Low current during configuration and near-zero standby mode current
■ Programming support with the Altera Programming Unit (APU) and programming hardware from Data I/O, BP Microsystems, and other third-party programmers
■ Available in compact plastic packages
■ 8-pin plastic dual in-line (PDIP) package
■ 20-pin plastic J-lead chip carrier (PLCC) package
■ 32-pin plastic thin quad flat pack (TQFP) package
■ EPC2 device has reprogrammable flash configuration memory
■ 5.0-V and 3.3-V in-system programmability (ISP) through the built-in IEEE Std.
1149.1 JTAG interface
■ Built-in JTAG boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1
■ Supports programming through Serial Vector Format File (.svf), Jam Standard Test and Programming Language (STAPL) Format File (.jam), JAM Byte Code File (.jbc), and the Quartus II and MAX+PLUS II softwares using the USB-Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV download cable
■ Supports programming through Programmer Object File (.pof) for EPC1 and EPC1441 devices
■ nINIT_CONF pin allows INIT_CONF JTAG instruction to begin FPGA configuration
產(chǎn)品屬性
- 型號(hào):
EP2S90
- 功能描述:
FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix II 4548 LABs 758 IOs
- RoHS:
否
- 制造商:
Altera Corporation
- 系列:
Cyclone V E
- 邏輯塊數(shù)量:
943 內(nèi)嵌式塊RAM -
- EBR:
1956 kbit
- 輸入/輸出端數(shù)量:
128
- 最大工作頻率:
800 MHz
- 工作電源電壓:
1.1 V
- 最大工作溫度:
+ 70 C
- 安裝風(fēng)格:
SMD/SMT
- 封裝/箱體:
FBGA-256
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ALTERA |
2016+ |
BGA |
3000 |
公司只做原裝,假一賠十,可開17%增值稅發(fā)票! |
詢價(jià) | ||
ALTERA |
2018+ |
NA |
6000 |
全新原裝正品現(xiàn)貨,假一賠佰 |
詢價(jià) | ||
Intel / Altera |
20+ |
FBGA-1020 |
29860 |
Altera全新FPGA-可開原型號(hào)增稅票 |
詢價(jià) | ||
ALTERA |
07+ |
24 |
原裝正品現(xiàn)貨庫存價(jià)優(yōu) |
詢價(jià) | |||
ALTERA |
1950+ |
BGA |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
ALTERA |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì). |
詢價(jià) | ||
ALTERA |
825 |
645 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢價(jià) | |||
ALTERA |
23+ |
原廠原包 |
19960 |
只做進(jìn)口原裝 終端工廠免費(fèi)送樣 |
詢價(jià) | ||
ALTERA |
2015+ |
SOP/DIP |
19889 |
一級(jí)代理原裝現(xiàn)貨,特價(jià)熱賣! |
詢價(jià) | ||
ALTERA |
05+ |
原廠原裝 |
4567 |
只做全新原裝真實(shí)現(xiàn)貨供應(yīng) |
詢價(jià) |
相關(guān)庫存
更多- EP2S60F1508I4ES
- EP2S60H1508I5ES
- EP2S60H1508C5ES
- EP2S60H1508C4ES
- EP2S60H1508C4ES
- EP2S60F1508I5ES
- EP2S60H1508I3ES
- EP2S90F1508C4ES
- EP2S90F1508C3ES
- EP2S90F1508I3ES
- EP2S90F1508C5ES
- EP2S90F1508I4ES
- EP2S90F1508I5ES
- EP2S90H1508C3ES
- EP2S90F1508I4ES
- EP2S90F1508C5ES
- EP2S90F1020I4
- EP2S90F1508C4ES
- EP2S90F1020C5
- EP2S90F1508C3ES
- EP2S90F1508I3ES
- EP2S90F1508I3ES
- EP2S90F1508C5ES
- EP2S90F1508I5ES
- EP2S90F1020C4
- EP2S90F1508C4ES
- EP2S90F1508I5ES
- EP2S90F1508C3ES
- EP2S90F1020I4N
- EP2S90H1508C3ES
- EP2S90F1020C4N
- EP2S90F1508I4ES