首頁>DSP56311>規(guī)格書詳情

DSP56311集成電路(IC)的DSP(數(shù)字信號處理器)規(guī)格書PDF中文資料

DSP56311
廠商型號

DSP56311

參數(shù)屬性

DSP56311 封裝/外殼為196-LBGA;包裝為托盤;類別為集成電路(IC)的DSP(數(shù)字信號處理器);產(chǎn)品描述:IC DSP 24BIT 150MHZ 196-BGA

功能描述

24-Bit Digital Signal Processor

封裝外殼

196-LBGA

文件大小

1.66698 Mbytes

頁面數(shù)量

96

生產(chǎn)廠商 Freescale Semiconductor, Inc
企業(yè)簡稱

freescale飛思卡爾

中文名稱

飛思卡爾半導體官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-13 14:50:00

DSP56311規(guī)格書詳情

The DSP56311 is intended for applications requiring a large amount of internal memory, such as networking and wireless infrastructure applications. The onboard EFCOP can accelerate general filtering applications, such as echo-cancellation applications, correlation, and general-purpose convolution based algorithms.

The Freescale DSP56311, a member of the DSP56300 DSP family, supports network applications with general filtering operations. The Enhanced Filter Coprocessor (EFCOP) executes filter algorithms in parallel with core operations enhancing signal quality with no impact on channel throughput or total channels supported. The result is increased overall performance. Like the other DSP56300 family members, the DSP56311 uses a high-performance, single-clock-cycle-per- instruction engine (DSP56000 code-compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access (DMA) controller (see Figure 1). The DSP56311 performs at up to 150 million multiply-accumulates per second (MMACS), attaining up to 300 MMACS when the EFCOP is in use. It operates with an internal 150 MHz clock with a 1.8 volt core and independent 3.3 volt input/output (I/O) power.

Features

High-Performance DSP56300 Core

? Up to 150 million multiply-accumulates per second (MMACS) (300 MMACS using the EFCOP in filtering applications) with a 150 MHz clock at 1.8 V core and 3.3 V I/O

? Object code compatible with the DSP56000 core with highly parallel instruction set

? Data arithmetic logic unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under software control

? Program control unit (PCU) with position-independent code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), internal instruction cache controller, internal memory expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts

? Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two- , and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals

? Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock and output clock with skew elimination

? Hardware debugging support including on-chip emulation (OnCE‘) module, Joint Test Action Group (JTAG) test access port (TAP)

Enhanced Filter Coprocessor (EFCOP)

? Internal 24 × 24-bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core

? Operation at the same frequency as the core (up to 150 MHz)

? Support for a variety of filter modes, some of which are optimized for cellular base station applications:

? Real finite impulse response (FIR) with real taps

? Complex FIR with complex taps

? Complex FIR generating pure real or pure imaginary outputs alternately

? A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16

? Direct form 1 (DFI) Infinite Impulse Response (IIR) filter

? Direct form 2 (DFII) IIR filter

? Four scaling factors (1, 4, 8, 16) for IIR output

? Adaptive FIR filter with true least mean square (LMS) coefficient updates

? Adaptive FIR filter with delayed LMS coefficient updates

Internal Peripherals

? Enhanced 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs

? Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater)

? Serial communications interface (SCI) with baud rate generator

? Triple timer module

? Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled

產(chǎn)品屬性

  • 產(chǎn)品編號:

    DSP56311VF150B1

  • 制造商:

    NXP USA Inc.

  • 類別:

    集成電路(IC) > DSP(數(shù)字信號處理器)

  • 系列:

    DSP56K/Symphony

  • 包裝:

    托盤

  • 類型:

    定點

  • 接口:

    主機接口,SSI,SCI

  • 時鐘速率:

    150MHz

  • 非易失性存儲器:

    ROM(576B)

  • 片載 RAM:

    384kB

  • 電壓 - I/O:

    3.30V

  • 電壓 - 內核:

    1.80V

  • 工作溫度:

    -40°C ~ 100°C(TJ)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    196-LBGA

  • 供應商器件封裝:

    196-LBGA(15x15)

  • 描述:

    IC DSP 24BIT 150MHZ 196-BGA

供應商 型號 品牌 批號 封裝 庫存 備注 價格
FREE
22+23+
BGA
16743
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
FREESCALE
22+
BGA
20000
深圳原裝現(xiàn)貨正品有單價格可談
詢價
FREESCALE
2020+
BGA
210000
100%進口原裝正品公司現(xiàn)貨庫存
詢價
FREESCALE
22+
BGA
3600
大量現(xiàn)貨庫存,提供一站式服務!
詢價
FREESCAL
06+
BGA
2500
全新原裝進口自己庫存優(yōu)勢
詢價
FREESCAL
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢.
詢價
Freescale
17+
BGA
6200
100%原裝正品現(xiàn)貨
詢價
FRS
24+
224
詢價
MOT
2339+
BGA
5645
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強勢庫存!
詢價
Freescale
24+
BGA
35400
一級代理/放心采購
詢價