首頁>CY7C2563XV18-600BZXC>規(guī)格書詳情

CY7C2563XV18-600BZXC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C2563XV18-600BZXC
廠商型號

CY7C2563XV18-600BZXC

參數(shù)屬性

CY7C2563XV18-600BZXC 封裝/外殼為165-LBGA;包裝為托盤;類別為集成電路(IC) > 存儲器;產(chǎn)品描述:IC SRAM 72MBIT PARALLEL 165FBGA

功能描述

72-Mbit QDR? II Xtreme SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

文件大小

614.89 Kbytes

頁面數(shù)量

29

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2024-11-8 14:50:00

CY7C2563XV18-600BZXC規(guī)格書詳情

Functional Description

The CY7C2563XV18 and CY7C2565XV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus that exists with common I/O devices. Each port is accessed through a common address bus. Addresses for read and write addresses are latched on alternate rising edges of the input (K) clock.

Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 633 MHz clock for high bandwidth

■ Four-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 1266 MHz) at 633 MHz

■ Available in 2.5 clock cycle latency

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Data valid pin (QVLD) to indicate valid data on the output

■ On-die termination (ODT) feature

? Supported for D[x:0], BWS[x:0], and K/K inputs

■ Single multiplexed address input bus latches address inputs for read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR? II+ Xtreme operates with 2.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW

■ Available in × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to 1.6 V

? Supports 1.5 V I/O supply

■ HSTL inputs and variable drive HSTL output buffers

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Phase-locked loop (PLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號:

    CY7C2563XV18-600BZXC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲器

  • 包裝:

    托盤

  • 存儲器類型:

    易失

  • 存儲器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II+

  • 存儲容量:

    72Mb(4M x 18)

  • 存儲器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 72MBIT PARALLEL 165FBGA

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
SPANSION(飛索)
1921+
FBGA-165(13x15)
3575
向鴻倉庫現(xiàn)貨,優(yōu)勢絕對的原裝!
詢價
Cypress Semiconductor Corp
21+
165-FBGA(13x15)
56200
一級代理/放心采購
詢價
CYPRESS
22+
FBGA
10000
原裝正品優(yōu)勢現(xiàn)貨供應(yīng)
詢價
CYPRESS/賽普拉斯
23+
NA
6000
可訂貨,請確認(rèn)
詢價
SPANSION(飛索)
2021+
FBGA-165(13x15)
499
詢價
Cypress Semiconductor Corp
21+
256-LBGA
5280
進(jìn)口原裝!長期供應(yīng)!絕對優(yōu)勢價格(誠信經(jīng)營
詢價
CYPRESS/賽普拉斯
22+
N/A
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價
CYPRESS/賽普拉斯
22+
FBGA
17500
原裝正品
詢價
CYPRESS(賽普拉斯)
23+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價
CYPRESS/賽普拉斯
24+
N/A
5000
只做原裝正品現(xiàn)貨
詢價