首頁(yè)>CY7C1612KV18>規(guī)格書(shū)詳情

CY7C1612KV18中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

CY7C1612KV18
廠商型號(hào)

CY7C1612KV18

參數(shù)屬性

CY7C1612KV18 封裝/外殼為165-LBGA;包裝為管件;類(lèi)別為集成電路(IC) > 存儲(chǔ)器;產(chǎn)品描述:IC SRAM 144MBIT PARALLEL 165FBGA

功能描述

144-Mbit QDR? II SRAM Two-Word Burst Architecture

文件大小

894.86 Kbytes

頁(yè)面數(shù)量

33 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱(chēng)

Cypress賽普拉斯

中文名稱(chēng)

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-19 22:59:00

CY7C1612KV18規(guī)格書(shū)詳情

Functional Description

The CY7C1625KV18, CY7C1612KV18, and CY7C1614KV18 are 1.8-V synchronous pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.

Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 333-MHz clock for high bandwidth

■ Two-word burst on all accesses

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Single multiplexed address input bus latches address inputs for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ Quad data rate (QDR?) II operates with 1.5-cycle read latency when DOFF is asserted high

■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted low

■ Available in × 9, × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V (± 0.1 V); I/O VDDQ = 1.4 V to VDD

? Supports both 1.5 V and 1.8 V I/O supply

■ Available in 165-ball fine-pitch ball grid array (FBGA) package (15 × 17 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive high-speed transceiver logic (HSTL) output buffers

■ JTAG 1149.1 compatible test access port

■ Phase Locked Loop (PLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C1612KV18-250BZXI

  • 制造商:

    Cypress Semiconductor Corp

  • 類(lèi)別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    管件

  • 存儲(chǔ)器類(lèi)型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II

  • 存儲(chǔ)容量:

    144Mb(8M x 18)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    -40°C ~ 85°C(TA)

  • 安裝類(lèi)型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(15x17)

  • 描述:

    IC SRAM 144MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS(賽普拉斯)
23+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢(xún)價(jià)
Cypress(賽普拉斯)
23+
NA/
8735
原廠直銷(xiāo),現(xiàn)貨供應(yīng),賬期支持!
詢(xún)價(jià)
CYPRESS
2016+
FBGA165
3526
假一罰十進(jìn)口原裝現(xiàn)貨原盤(pán)原標(biāo)!
詢(xún)價(jià)
CYPRESS/賽普拉斯
2022+
BGA
57550
詢(xún)價(jià)
CYPRESS/賽普拉斯
20+
FBGA-165
1050
詢(xún)價(jià)
Cypress(賽普拉斯)
23+
NA
20094
正納10年以上分銷(xiāo)經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持
詢(xún)價(jià)
SPANSION(飛索)
1921+
FBGA-165(15x17)
3575
向鴻倉(cāng)庫(kù)現(xiàn)貨,優(yōu)勢(shì)絕對(duì)的原裝!
詢(xún)價(jià)
Cypress/賽普拉斯
2324+
165-LBGA
78920
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口
詢(xún)價(jià)
CYPRESS
21+
FBGA165
3071
全新原裝虧本出
詢(xún)價(jià)
Cypress(賽普拉斯)
21+
FBGA-165
30000
只做原裝,質(zhì)量保證
詢(xún)價(jià)