首頁>CY7C1381D-100BZXC>規(guī)格書詳情
CY7C1381D-100BZXC中文資料賽普拉斯數據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多CY7C1381D-100BZXC規(guī)格書詳情
Functional Description [1]
The CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F is a 3.3V, 512K x 36 and 1M x 18 synchronous flow through SRAMs, designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133 MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access.
Features
? Supports 133 MHz bus operations
? 512K × 36 and 1M × 18 common IO
? 3.3V core power supply (VDD)
? 2.5V or 3.3V IO supply (VDDQ)
? Fast clock-to-output time
— 6.5 ns (133 MHz version)
? Provides high performance 2-1-1-1 access rate
? User selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
? Separate processor and controller address strobes
? Synchronous self-timed write
? Asynchronous output enable
? CY7C1381D/CY7C1383D available in JEDEC-standard
Pb-free 100-pin TQFP, Pb-free and non Pb-free 165-ball
FBGA package. CY7C1381F/CY7C1383F available in
Pb-free and non Pb-free 119-ball BGA package
? IEEE 1149.1 JTAG-Compatible Boundary Scan
? ZZ sleep mode option
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Cypress(賽普拉斯) |
23+ |
NA/ |
8735 |
原廠直銷,現貨供應,賬期支持! |
詢價 | ||
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實單 |
詢價 | ||
Cypress(賽普拉斯) |
23+ |
標準封裝 |
6000 |
正規(guī)渠道,只有原裝! |
詢價 | ||
Cypress |
165-FBGA |
7500 |
Cypress一級分銷,原裝原盒原包裝! |
詢價 | |||
cypress |
43926 |
10 |
公司優(yōu)勢庫存 熱賣中! |
詢價 | |||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進口公司現貨+可訂貨 |
詢價 | ||
CYPRESS |
22+ |
FBGA |
10000 |
原裝正品優(yōu)勢現貨供應 |
詢價 | ||
最新 |
2000 |
原裝正品現貨 |
詢價 | ||||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專注配單,只做原裝進口現貨 |
詢價 | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專注配單,只做原裝進口現貨 |
詢價 |