首頁(yè)>CY7C1360A>規(guī)格書(shū)詳情

CY7C1360A集成電路(IC)的存儲(chǔ)器規(guī)格書(shū)PDF中文資料

CY7C1360A
廠商型號(hào)

CY7C1360A

參數(shù)屬性

CY7C1360A 封裝/外殼為119-BGA;包裝為管件;類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 9MBIT PARALLEL 119PBGA

功能描述

256K x 36/512K x 18 Synchronous Pipelined Burst SRAM

封裝外殼

119-BGA

文件大小

558.86 Kbytes

頁(yè)面數(shù)量

28 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-5 10:16:00

CY7C1360A規(guī)格書(shū)詳情

Functional Description

The Cypress Synchronous Burst SRAM family employs high-speed, low-power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high-valued resistors. The CY7C1360A and CY7C1362A SRAMs integrate 262,144 ×36 and 524,288×18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE), depth-expansion Chip Enables (CE2and CE3), burst control inputs (ADSC, ADSP, and ADV), Write Enables (BWa, BWb, BWc, BWd, and BWE), and global Write (GW). However, the CE3chip enable input is only available for the TA package version.

Features

? Fast access times: 2.5 ns, 3.0 ns, and 3.5 ns

? Fast clock speed: 225, 200, 166, and 150 MHz

? Fast OEaccess times: 2.5 ns, 3.0 ns, and 3.5 ns

? Optimal for depth expansion (one cycle chip deselect to eliminate bus contention)

? 3.3V –5 and +10 power supply

? 3.3V or 2.5V I/O supply

? 5V-tolerant inputs except I/Os

? Clamp diodes to VSSat all inputs and outputs

? Common data inputs and data outputs

? Byte Write Enable and Global Write control

? Multiple chip enables for depth expansion: three chip enables for A package version and two chip enables for BG and AJ package versions

? Address pipeline capability

? Address, data, and control registers

? Internally self-timed Write Cycle

? Burst control pins (interleaved or linear burst sequence)

? Automatic power-down feature available using ZZ mode or CE deselect

? JTAG boundary scan for BG and AJ package version

? Low-profile 119-bump, 14-mm × 22-mm PBGA (Ball Grid Array) and 100-pin TQFP packages

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C1360A-150BGC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    管件

  • 存儲(chǔ)器類型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,SDR

  • 存儲(chǔ)容量:

    9Mb(256K x 36)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    3.135V ~ 3.6V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    119-BGA

  • 供應(yīng)商器件封裝:

    119-PBGA(14x22)

  • 描述:

    IC SRAM 9MBIT PARALLEL 119PBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS
22+
TQFP
2000
原裝正品現(xiàn)貨
詢價(jià)
CYPRESS
22+
TQFP
8000
原裝正品支持實(shí)單
詢價(jià)
24+
N/A
64000
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇
詢價(jià)
Cypress
2022
QFP-100
2900
絕對(duì)現(xiàn)貨庫(kù)存 可長(zhǎng)期供應(yīng) 可銷售樣品
詢價(jià)
Cypress Semiconductor Corp
24+
119-PBGA(14x22)
56200
一級(jí)代理/放心采購(gòu)
詢價(jià)
Cypress
23+
22500
詢價(jià)
Cypress Semiconductor Corp
21+
256-LBGA
5280
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng)
詢價(jià)
Cypress
22+
119PBGA (14x22)
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
CY
23+
QFP
20000
原廠原裝正品現(xiàn)貨
詢價(jià)
CYPR
23+
原廠正規(guī)渠道
5000
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價(jià)