首頁(yè)>CY7C1357A-133AC>規(guī)格書詳情
CY7C1357A-133AC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
CY7C1357A-133AC |
功能描述 | 256K x 36/512K x 18 Synchronous Flow-Thru SRAM with NoBL Architecture |
文件大小 |
563.4 Kbytes |
頁(yè)面數(shù)量 |
28 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-3 23:00:00 |
相關(guān)芯片規(guī)格書
更多- CY7C1357A-100AI
- CY7C1357A-100AC
- CY7C1356DV25-250BZXI
- CY7C1356DV25-200AXC
- CY7C1356DV25-200BZXC
- CY7C1356DV25-200BGXI
- CY7C1356DV25-250BGXC
- CY7C1356DV25-250BGC
- CY7C1356DV25-250BGI
- CY7C1356DV25-166BZXC
- CY7C1356DV25-200BZC
- CY7C1356DV25-200BZXI
- CY7C1356DV25-200BGXC
- CY7C1356DV25-200BGC
- CY7C1356DV25-200BGI
- CY7C1356DV25-200BZI
- CY7C1356DV25-250AXC
- CY7C1356DV25-250BZC
CY7C1357A-133AC規(guī)格書詳情
Functional Description
The CY7C1355A and CY7C1357A SRAMs are designed to eliminate dead cycles when transitions from READ to WRITE or vice versa. These SRAMs are optimized for 100 percent bus utilization and achieves Zero Bus Latency (ZBL). They integrate 262,144 × 36 and 524,288 × 18 SRAM cells, respectively, with advanced synchronous peripheral circuitry and a 2-bit counter for internal burst operation. These employ high-speed, low power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of Six transistors.
Features
? Zero Bus Latency, no dead cycles between write and read cycles
? Fast access times: 2.5 ns, 3.0 ns, and 3.5 ns
? Fast clock speed: 133, 117, and 100 MHz
? Fast OE access time: 6.5, 7.0, and 7.5ns
? Internally synchronized registered outputs eliminate the need to control OE
? 3.3V –5 and +5 power supply
? 3.3V or 2.5V I/O supply
? Single WEN (READ/WRITE) control pin
? Positive clock-edge triggered, address, data, and control signal registers for fully pipelined applications
? Interleaved or linear four-word burst capability
? Individual byte write (BWa–BWd) control (may be tied LOW)
? CEN pin to enable clock and suspend operations
? Three chip enables for simple depth expansion
? Automatic Power-down feature available using ZZ mode or CE deselect.
? JTAG boundary scan (except CY7C1357A)
? Low-profile 119-bump, 14-mm × 22-mm BGA (Ball Grid Array) for CY7C1355A, and 100-pin TQFP packages for both devices
產(chǎn)品屬性
- 型號(hào):
CY7C1357A-133AC
- 制造商:
Rochester Electronics LLC
- 功能描述:
- Bulk
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS(賽普拉斯) |
23+ |
LQFP100 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
Cypress(賽普拉斯) |
21+ |
QFP |
30000 |
只做原裝,質(zhì)量保證 |
詢價(jià) | ||
Cypress(賽普拉斯) |
23+ |
標(biāo)準(zhǔn)封裝 |
6000 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
CYRESS? |
23+ |
TQFP |
7512 |
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)! |
詢價(jià) | ||
CY |
24+ |
QFP |
213 |
詢價(jià) | |||
Cypress |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
CYPRESS |
24+ |
TQFP100 |
16800 |
絕對(duì)原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢(shì)!? |
詢價(jià) | ||
CYPRESS |
2023+ |
QFP |
50000 |
原裝現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
23+ |
TQFP100 |
7300 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
23+ |
TQFP100 |
7300 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) |