首頁>CY7C1145V18>規(guī)格書詳情
CY7C1145V18中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- CY7C109V33-20ZC
- CY7C109V33L-25VC
- CY7C109V33-15ZC
- CY7C109V33-25VC
- CY7C109V33-20VC
- CY7C109V33L-20VC
- CY7C109V33L-20ZC
- CY7C109V33L-25ZC
- CY7C1143V18-300BZI
- CY7C1143V18-300BZXI
- CY7C1141V18-300BZXI
- CY7C1141V18
- CY7C1141V18-300BZC
- CY7C1143V18-300BZC
- CY7C1143V18-300BZXC
- CY7C1141V18-300BZI
- CY7C1143V18
- CY7C1141V18-300BZXC
CY7C1145V18規(guī)格書詳情
Functional Description
The CY7C1141V18, CY7C1156V18, CY7C1143V18, and CY7C1145V18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II+ architecture. QDR-II+ architecture consists of two separate ports to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common IO devices. Access to each port is accomplished through a common address bus.
Features
■ Separate Independent read and write data ports
? Supports concurrent transactions
■ 300 MHz to 375 MHz clock for high bandwidth
■ 4-Word Burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 750 MHz) at 375 MHz
■ Read latency of 2.0 clock cycles
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Echo clocks (CQ and CQ) simplify data capture in high speed systems
■ Single multiplexed address input bus latches address inputs for both read and write ports
■ Separate Port Selects for depth expansion
■ Data valid pin (QVLD) to indicate valid data on the output
■ Synchronous internally self-timed writes
■ Available in x8, x9, x18, and x36 configurations
■ Full data coherency providing most current data
■ Core VDD = 1.8V ± 0.1V; IO VDDQ = 1.4V to VDD[1]
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Cypress Semiconductor Corp |
21+ |
165-FBGA(13x15) |
56200 |
一級代理/放心采購 |
詢價 | ||
CYPRESS |
2016+ |
FBGA165 |
3526 |
假一罰十進口原裝現(xiàn)貨原盤原標! |
詢價 | ||
CYPRESS |
23+ |
NA |
1625 |
專業(yè)電子元器件供應鏈正邁科技特價代理QQ1304306553 |
詢價 | ||
CYPRESS(賽普拉斯) |
23+ |
LBGA165 |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
BGA |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 | ||
Cypress |
21+ |
165FBGA (13x15) |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進口公司現(xiàn)貨+可訂貨 |
詢價 | ||
CYPRESS |
22+ |
165FBGA |
25000 |
只做原裝進口現(xiàn)貨,專注配單 |
詢價 | ||
CYPRESS |
22+23+ |
165FBGA |
24552 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
Cypress |
23+ |
165-FBGA(13x15) |
1389 |
專業(yè)分銷產(chǎn)品!原裝正品!價格優(yōu)勢! |
詢價 |