首頁>CD4095BMS>規(guī)格書詳情

CD4095BMS中文資料Intersil數(shù)據(jù)手冊PDF規(guī)格書

CD4095BMS
廠商型號

CD4095BMS

功能描述

CMOS Gated J-K Master-Slave Flip-Flops

文件大小

101.12 Kbytes

頁面數(shù)量

10

生產(chǎn)廠商 Intersil Corporation
企業(yè)簡稱

Intersil

中文名稱

Intersil Corporation官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-3-12 16:31:00

人工找貨

CD4095BMS價格和庫存,歡迎聯(lián)系客服免費人工找貨

CD4095BMS規(guī)格書詳情

Description

CD4095BMS and CD4096BMS are J-K Master-Slave FlipFlops featuring separate AND gating of multiple J and K inputs. The gated J-K inputs control transfer of information into the master section during clocked operation. Information on the J-K inputs is transferred to the Q and Q outputs on the positive edge of the clock pulse. SET and RESET inputs (active high) are provided for asynchronous operation.

Features

? Set-Reset Capability

? High Voltage Types (20V Rating)

? CD4095BMS Non-Inverting J and K Inputs

? CD4096BMS Inverting and Non-Inverting J and K Inputs

? 16MHz Toggle Rate (Typ.) at VDD - VSS = 10V

? Gated Inputs

? 100 Tested for Quiescent Current at 20V

? 5V, 10V and 15V Parametric Ratings

? Standardized Symmetrical Output Characteristics

? Maximum Input Current of 1μA at 18V Over Full Package Temperature Range; 100nA at 18V and +25oC

? Noise Margin (Over Full Package/Temperature Range)

??? - 1V at VDD = 5V

??? - 2V at VDD = 10V

??? - 2.5V at VDD = 15V

? Meets all requirements of JEDEC Tentative Standard No. 13B, “Standard Specifications for Description of ‘B’ Series CMOS Devices”

Applications

? Registers

? Counters

? Control Circuits

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
HARRIS/RCA
1725+
DIP14
3256
科恒偉業(yè)!只做原裝正品,假一賠十!
詢價
HAR
24+
53
詢價
FAIRCHILD/仙童
22+
SOP-14
60
絕對公司原裝現(xiàn)貨假一賠十
詢價
FAIRCHILD/仙童
22+
SOP-14
46157
鄭重承諾只做原裝進口貨
詢價
RCA
23+
DIP
20000
全新原裝假一賠十
詢價
RCA
24+
35200
一級代理/放心采購
詢價
RCA
23+
DIP16
5000
原裝正品,假一罰十
詢價
Harris
24+
NA
24111
專注Harris品牌原裝正品代理分銷,認準水星電子
詢價
RCA
2020+
DIP14
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
HARRIS/哈里斯
22+
CDIP-14
14008
原裝正品
詢價