首頁>ADF4368BCCZ>規(guī)格書詳情
ADF4368BCCZ中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書
ADF4368BCCZ規(guī)格書詳情
GENERAL DESCRIPTION
The ADF4368 is a high performance, ultra-low jitter, integer-N and
fractional-N phase-locked loop (PLL) with integrated VCO ideally
suited for frequency conversion applications.
The high performance PLL has a figure of merit of ?239 dBc/Hz,
very low 1/f noise of normalized ?287 dBc/Hz and high PFD
frequency that can achieve ultra-low in-band noise and integrated
jitter. The ADF4368 can generate any frequency from 800 MHz to
12.8 GHz without an internal doubler, which eliminates the need
for sub-harmonic filters. The Σ-Δ modulator includes a 25-bit fixed
modulus that allows hertz frequency resolution and an additional
17-bit variable modulus, which allows even finer resolution and
flexibility for frequency planning. The 9 dBm output power at 12.8
GHz in single-ended configuration with 16 step power adjust feature
makes it very useful for any application.
For multiple frequency conversion applications, such as phase
array radar or massive MIMO systems, the outputs of multiple
ADF4368 can be aligned by using the SYNC input or EZSync?.
The EZSync method is used when it is difficult to distribute the
SYNC signal to all devices precisely. For applications that require
deterministic delay or delay adjustment capability, a programmable
reference to output delay with <1 ps resolution is provided. The
reference to output delay is guaranteed across multiple devices
and temperature, allowing for predictable and precise multichip
alignment.
The simplicity of the ADF4368 block diagram eases development
time with a simplified serial-peripheral interface (SPI) register map,
external SYNC input, and repeatable multichip phase alignment
both in integer mode and fractional mode.
FEATURES
? Output frequency range: 800 MHz to 12.8 GHz
? Jitter < 30 fsRMS fOUT = 9.001 GHz, fREF = fPFD = 250 MHz,
fractional mode
? Wideband phase noise floor: ?160 dBc/Hz at 12.8 GHz
? PLL specifications
? Normalized in-band phase noise floor
? ?239 dBc/Hz: integer, ?237 dBc/Hz: fractional mode
? Normalized 1/f phase noise floor
? ?287 dBc/Hz: normalized to 1 Hz
? ?147 dBc/Hz: normalized to 1 GHz at 10 kHz
? 625 MHz phase detector frequency integer mode
? 250 MHz phase detector frequency fractional mode
? 25-bit fixed, 49-bit combined fractional modulus
? 4 GHz reference input frequency
? Typical ?95 dBc PFD spurs
? Reference to output delay specifications
? Temperature coefficient: 0.06 ps/°C
? Adjustment step size: <1 ps
? Multichip output phase alignment
? Through SYNC pin or by EZSync method
? 3.3 V and 5 V power supplies
? ADIsimPLL? loop filter design tool support
? Available in 48-lead, 7 mm × 7 mm LGA package
? ?40°C to +125°C operating junction temperature
APPLICATIONS
? Wireless infrastructure (MC-GSM, 5G)
? Test and measurement
? Aerospace and defense
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI(亞德諾) |
23+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
ADI(亞德諾) |
23+ |
LGA48 |
7350 |
原裝進(jìn)口,原廠直銷!當(dāng)天可交貨,支持原型號(hào)開票! |
詢價(jià) | ||
ADI(亞德諾)/LINEAR(凌特) |
23+ |
LGA48 |
6000 |
誠信服務(wù),絕對(duì)原裝原盤 |
詢價(jià) | ||
ADI(亞德諾) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價(jià) | ||
AD |
22+ |
LGA |
8500 |
全新正品現(xiàn)貨 有掛就有現(xiàn)貨 |
詢價(jià) | ||
ADI |
24+ |
48-Terminal Land Grid Array [L |
3660 |
十年信譽(yù),只做全新原裝正品現(xiàn)貨,以優(yōu)勢(shì)說話 !! |
詢價(jià) | ||
ADI |
24+ |
48-LFLGA |
8507 |
專注原裝正品代理分銷,終端客戶可支持BOM表配單 |
詢價(jià) | ||
ADI(亞德諾) |
23+ |
N/A |
10000 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
ADI/亞德諾 |
22+ |
LGA |
37485 |
鄭重承諾只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
ADI(亞德諾) |
6000 |
詢價(jià) |